KC

Kangguo Cheng

IBM: 2575 patents #1 of 70,183Top 1%
Globalfoundries: 269 patents #3 of 4,424Top 1%
TE Tessera: 34 patents #14 of 271Top 6%
SS Stmicroelectronics Sa: 19 patents #57 of 1,676Top 4%
AS Adeia Semiconductor Solutions: 13 patents #1 of 57Top 2%
ET Elpis Technologies: 12 patents #1 of 121Top 1%
CEA: 6 patents #716 of 7,956Top 9%
GU Globalfoundries U.S.: 5 patents #206 of 665Top 35%
Samsung: 5 patents #22,466 of 75,807Top 30%
RE Renesas Electronics: 4 patents #1,016 of 4,529Top 25%
IB International Business: 1 patents #4 of 119Top 4%
📍 Schenectady, NY: #1 of 1,353 inventorsTop 1%
🗺 New York: #1 of 115,490 inventorsTop 1%
Overall (All Time): #5 of 4,157,543Top 1%
2819
Patents All Time

Issued Patents All Time

Showing 1,551–1,575 of 2,819 patents

Patent #TitleCo-InventorsDate
9859166 Vertical field effect transistor having U-shaped top spacer Xin Miao, Wenyu Xu, Chen Zhang 2018-01-02
9859373 Asymmetric FET Joseph Ervin, Juntao Li, Chengwen Pei, Geng Wang 2018-01-02
9859369 Semiconductor device including nanowire transistors with hybrid channels Pouya Hashemi, Ali Khakifirooz, Alexander Reznicek 2018-01-02
9859302 Fin-type field-effect transistor 2018-01-02
9859301 Methods for forming hybrid vertical transistors Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek 2018-01-02
9859174 Sidewall image transfer structures Zhenxing Bi, Juntao Li, Xin Miao 2018-01-02
9853054 Extremely thin silicon-on-insulator silicon germanium device without edge strain relaxation Juntao Li, Zuoguang Liu, Xin Miao 2017-12-26
9852917 Methods of fabricating semiconductor fins by double sidewall image transfer patterning through localized oxidation enhancement of sacrificial mandrel sidewalls 2017-12-26
9852951 Minimizing shorting between FinFET epitaxial regions Balasubramanian Pranatharthiharan, Alexander Reznicek, Charan V. Surisetty 2017-12-26
9852982 Anti-fuses with reduced programming voltages Chengwen Pei, Juntao Li, Geng Wang 2017-12-26
9853001 Prevention of reverse engineering of security chips Qing Cao, Zhengwen Li, Fei Liu 2017-12-26
9853022 MIM capacitor formation in RMG module Veeraraghavan S. Basker, Theodorus E. Standaert, Junli Wang 2017-12-26
9853028 Vertical FET with reduced parasitic capacitance Xin Miao, Philip J. Oldiges, Wenyu Xu, Chen Zhang 2017-12-26
9853056 Strained CMOS on strain relaxation buffer substrate Juntao Li, Balasubramanian Pranatharthiharan 2017-12-26
9853131 Fabrication of an isolated dummy fin between active vertical fins with tight fin pitch Peng Xu 2017-12-26
9853132 Nanosheet MOSFET with full-height air-gap spacer Bruce B. Doris, Michael A. Guillorn, Xin Miao 2017-12-26
9853166 Perfectly symmetric gate-all-around FET on suspended nanowire Pouya Hashemi, Ali Khakifirooz, Alexander Reznicek 2017-12-26
9847388 High thermal budget compatible punch through stop integration using doped glass Sanjay C. Mehta, Xin Miao, Chun-Chen Yeh 2017-12-19
9847259 Germanium dual-fin field effect transistor Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek 2017-12-19
9847246 Multiple finFET formation with epitaxy separation Juntao Li, Geng Wang, Qintao Zhang 2017-12-19
9842835 High density nanosheet diodes Juntao Li, Geng Wang, Qintao Zhang 2017-12-12
9842739 Method and structure for enabling high aspect ratio sacrificial gates Ryan O. Jung, Fee Li Lie, Jeffrey C. Shearer, John R. Sporre, Sean Teehan 2017-12-12
9842929 Strained silicon complementary metal oxide semiconductor including a silicon containing tensile N-type fin field effect transistor and silicon containing compressive P-type fin field effect transistor formed using a dual relaxed substrate Nicolas Loubet, Xin Miao, Alexander Reznicek 2017-12-12
9837409 Integration of vertical transistors with 3D long channel transistors Xin Miao, Wenyu Xu, Chen Zhang 2017-12-05
9837408 Forming strained and unstrained features on a substrate Zhenxing Bi, Peng Xu, Zheng Xu 2017-12-05