Issued Patents All Time
Showing 101–125 of 283 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 10566436 | Steep-switch field effect transistor with integrated bi-stable resistive system | Julien Frougier, Ruilong Xie, Daniel Chanemougame, Ali Razavieh, Kangguo Cheng | 2020-02-18 |
| 10566240 | Wimpy device by selective laser annealing | Kangguo Cheng, Xin Miao, Alexander Reznicek | 2020-02-18 |
| 10553723 | Method for forming doped extension regions in a structure having superimposed nanowires | Remi Coquand, Shay Reboh, Robin Hsin Kuo Chao | 2020-02-04 |
| 10553705 | Sub-thermal switching slope vertical field effect transistor with dual-gate feedback loop mechanism | Julien Frougier, Ruilong Xie, Steven R. Bentley, Kangguo Cheng, Pietro Montanini | 2020-02-04 |
| 10546945 | Sub-thermal switching slope vertical field effect transistor with dual-gate feedback loop mechanism | Julien Frougier, Ruilong Xie, Steven R. Bentley, Kangguo Cheng, Pietro Montanini | 2020-01-28 |
| 10546942 | Nanosheet transistor with optimized junction and cladding defectivity control | Kangguo Cheng, Ruilong Xie, Tenko Yamashita, Chun-Chen Yeh | 2020-01-28 |
| 10541335 | Stress induction in 3D device channel using elastic relaxation of high stress material | Kangguo Cheng, Xin Miao, Alexander Reznicek | 2020-01-21 |
| 10541272 | Steep-switch vertical field effect transistor | Daniel Chanemougame, Julien Frougier, Ruilong Xie | 2020-01-21 |
| 10515965 | Method to induce strain in finFET channels from an adjacent region | Pierre Morin | 2019-12-24 |
| 10505043 | Semiconductor device with fin and related methods | Pierre Morin | 2019-12-10 |
| 10497808 | Method of making a CMOS semiconductor device using a stressed silicon-on-insulator (SOI) wafer | Qing Liu | 2019-12-03 |
| 10490667 | Three-dimensional field effect device | Huimei Zhou, Su Chen Fan, Shogo Mochizuki, Peng Xu | 2019-11-26 |
| 10483393 | Method to induce strain in 3-D microfabricated structures | Pierre Morin | 2019-11-19 |
| 10453736 | Dielectric isolation in gate-all-around devices | Robin Hsin Kuo Chao, Kangguo Cheng, Pietro Montanini, Ruilong Xie | 2019-10-22 |
| 10446670 | Integration of strained silicon germanium PFET device and silicon NFET device for FINFET structures | Bruce B. Doris, Hong He, Junli Wang | 2019-10-15 |
| 10431683 | Method for making a semiconductor device with a compressive stressed channel | Shay Reboh, Emmanuel Augendre, Remi Coquand | 2019-10-01 |
| 10424651 | Forming nanosheet transistor using sacrificial spacer and inner spacers | Kangguo Cheng, Julien Frougier | 2019-09-24 |
| 10396185 | Integration of strained silicon germanium PFET device and silicon NFET device for finFET structures | Bruce B. Doris, Hong He, Junli Wang | 2019-08-27 |
| 10388760 | Sub-thermal switching slope vertical field effect transistor with dual-gate feedback loop mechanism | Julien Frougier, Ruilong Xie, Steven R. Bentley, Kangguo Cheng, Pietro Montanini | 2019-08-20 |
| 10388732 | Nanosheet field-effect transistors including a two-dimensional semiconducting material | Julien Frougier, Ruilong Xie, Kangguo Cheng, Juntao Li | 2019-08-20 |
| 10366931 | Nanosheet devices with CMOS epitaxy and method of forming | Ruilong Xie, Cheng Chi, Pietro Montanini, Tenko Yamashita | 2019-07-30 |
| 10367061 | Replacement metal gate and inner spacer formation in three dimensional structures using sacrificial silicon germanium | — | 2019-07-30 |
| 10367062 | Co-integration of silicon and silicon-germanium channels for nanosheet devices | Michael A. Guillorn, Isaac Lauer | 2019-07-30 |
| 10367077 | Wrap around contact using sacrificial mandrel | Adra Carr, Kangguo Cheng | 2019-07-30 |
| 10354927 | Co-integration of tensile silicon and compressive silicon germanium | Pierre Morin, Yann Mignot | 2019-07-16 |