Issued Patents All Time
Showing 1,626–1,650 of 2,819 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 9786782 | Source/drain FinFET channel stressor structure | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-10 |
| 9786768 | III-V vertical field effect transistors with tunable bandgap source/drain regions | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-10 |
| 9786758 | Vertical Schottky barrier FET | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-10 |
| 9786739 | Stacked nanosheets by aspect ratio trapping | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-10 |
| 9786737 | FinFET with reduced parasitic capacitance | Darsen D. Lu, Xin Miao, Tenko Yamashita | 2017-10-10 |
| 9786666 | Method to form dual channel semiconductor material fins | Ryan O. Jung, Fee Li Lie, Eric R. Miller, John R. Sporre, Sean Teehan | 2017-10-10 |
| 9786563 | Fin pitch scaling for high voltage devices and low voltage devices on the same wafer | Veeraraghavan S. Basker, Theodorus E. Standaert, Junli Wang | 2017-10-10 |
| 9786497 | Double aspect ratio trapping | Bruce B. Doris, Ali Khakifirooz, Alexander Reznicek | 2017-10-10 |
| 9780088 | Co-fabrication of vertical diodes and fin field effect transistors on the same substrate | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-03 |
| 9780194 | Vertical transistor structure with reduced parasitic gate capacitance | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-03 |
| 9780173 | High aspect ratio trapping semiconductor with uniform height and isolated from bulk substrate | Pouya Hashemi, Ali Khakifirooz, Alexander Reznicek | 2017-10-03 |
| 9780091 | Fin pitch scaling for high voltage devices and low voltage devices on the same wafer | Veeraraghavan S. Basker, Theodorus E. Standaert, Junli Wang | 2017-10-03 |
| 9779995 | Highly scaled tunnel FET with tight pitch and method to fabricate same | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-10-03 |
| 9773780 | Devices including gates with multiple lengths | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-09-26 |
| 9773913 | Vertical field effect transistor with wrap around metallic bottom contact to improve contact resistance | Karthik Balakrishnan, Pouya Hashemi, Alexander Reznicek | 2017-09-26 |
| 9773907 | Method to controllably etch silicon recess for ultra shallow junctions | Bruce B. Doris, Pouya Hashemi, Ali Khakifirooz, Alexander Reznicek | 2017-09-26 |
| 9773905 | Strained FinFET by epitaxial stressor independent of gate pitch | Pouya Hashemi, Ali Khakifirooz, Alexander Reznicek, Charan V. Surisetty | 2017-09-26 |
| 9773893 | Forming a sacrificial liner for dual channel devices | Huiming Bu, Dechao Guo, Sivananda K. Kanakasabapathy, Peng Xu | 2017-09-26 |
| 9773881 | Etch stop for airgap protection | Ruilong Xie, Tenko Yamashita | 2017-09-26 |
| 9773870 | Strained semiconductor device | Peng Xu | 2017-09-26 |
| 9773867 | FinFET semiconductor devices with replacement gate structures | Ruilong Xie, Xiuyu Cai, Ali Khakifirooz | 2017-09-26 |
| 9773783 | Forming metal-insulator-metal capacitor | Veeraraghavan S. Basker | 2017-09-26 |
| 9773709 | Forming CMOSFET structures with different contact liners | Zuoguang Liu, Tenko Yamashita | 2017-09-26 |
| 9768085 | Top contact resistance measurement in vertical FETs | Zuoguang Liu, Xin Miao, Wenyu Xu, Chen Zhang | 2017-09-19 |
| 9768166 | Integrated LDMOS and VFET transistors | Juntao Li, Geng Wang, Qintao Zhang | 2017-09-19 |