RX

Ruilong Xie

Globalfoundries: 97 patents #1 of 1,311Top 1%
IBM: 64 patents #24 of 10,852Top 1%
SS Stmicroelectronics Sa: 15 patents #4 of 135Top 3%
IN Intermolecular: 1 patents #10 of 40Top 25%
📍 Niskayuna, NY: #1 of 300 inventorsTop 1%
🗺 New York: #6 of 12,278 inventorsTop 1%
Overall (2017): #42 of 506,227Top 1%
107
Patents 2017

Issued Patents 2017

Showing 76–100 of 107 patents

Patent #TitleCo-InventorsDate
9627535 Semiconductor devices with an etch stop layer on gate end-portions located above an isolation region Hoon Kim, Chanro Park, Min Gyu Sung 2017-04-18
9620505 Semiconductor device with different fin sets Qing Liu, Xiuyu Cai, Chun-Chen Yeh, Kejia Wang, Daniel Chanemougame 2017-04-11
9614047 Gate contact with vertical isolation from source-drain David V. Horak, Shom Ponoth, Balasubramanian Pranatharthiharan 2017-04-04
9614056 Methods of forming a tri-gate FinFET device Andreas Knorr 2017-04-04
9607903 Method for forming field effect transistors Rama Kambhampati, Junli Wang, Tenko Yamashita 2017-03-28
9601366 Trench formation for dielectric filled cut region Andrew M. Greene, Ryan O. Jung, Peng Xu 2017-03-21
9601335 Trench formation for dielectric filled cut region Andrew M. Greene, Ryan O. Jung, Peng Xu 2017-03-21
9589847 Metal layer tip to tip short Cheng Chi 2017-03-07
9589833 Preventing leakage inside air-gap spacer during contact formation Kangguo Cheng, Tenko Yamashita 2017-03-07
9583597 Asymmetric FinFET semiconductor devices and methods for fabricating the same Xiuyu Cai, Kangguo Cheng, Ali Khakifirooz 2017-02-28
9576857 Method and structure for SRB elastic relaxation Murat Kerem Akarvardar, Andreas Knorr 2017-02-21
9576956 Method and structure of forming controllable unmerged epitaxial material Xiuyu Cai, Kangguo Cheng, Ali Khakifirooz, Tenko Yamashita 2017-02-21
9576954 POC process flow for conformal recess fill Andrew M. Greene, Sanjay C. Mehta, Balasubramanian Pranatharthiharan 2017-02-21
9570555 Source and drain epitaxial semiconductor material integration for high voltage semiconductor devices Balasubramanian Pranatharthiharan, Junli Wang 2017-02-14
9570583 Recessing RMG metal gate stack for forming self-aligned contact Xiuyu Cai, Kangguo Cheng, Ali Khakifirooz 2017-02-14
9570573 Self-aligned gate tie-down contacts with selective etch stop liner Su Chen Fan, Lars Liebmann 2017-02-14
9570397 Local interconnect structure including non-eroded contact via trenches Su Chen Fan, Vimal Kamineni, Andre P. Labonte 2017-02-14
9564372 Dual liner silicide Balasubramanian Pranatharthiharan, Chun-Chen Yeh 2017-02-07
9564501 Reduced trench profile for a gate Qing Liu, Xiuyu Cai, Chun-Chen Yeh 2017-02-07
9564358 Forming reliable contacts on tight semiconductor pitch Xiuyu Cai, Kangguo Cheng, Ali Khakifirooz, Tenko Yamashita 2017-02-07
9559009 Gate structure cut after formation of epitaxial active regions Xiuyu Cai, Kangguo Cheng, Johnathan E. Faltermeier, Ali Khakifirooz, Theodorus E. Standaert 2017-01-31
9559018 Dual channel finFET with relaxed pFET region Xiuyu Cai, Qing Liu, Chun-Chen Yeh 2017-01-31
9558995 HDP fill with reduced void formation and spacer damage Huiming Bu, Andrew M. Greene, Balasubramanian Pranatharthiharan 2017-01-31
9552992 Co-fabrication of non-planar semiconductor devices having different threshold voltages Hoon Kim, Min Gyu Sung, Chanro Park 2017-01-24
9553028 Methods of forming reduced resistance local interconnect structures and the resulting devices Ryan Ryoung-Han Kim 2017-01-24