Issued Patents All Time
Showing 1–25 of 260 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12431192 | Semiconductor device | Nikhil Puri, Venkateswara Reddy Konudula, Teja Masina, Hung-Jen Liao, Hidehiro Fujiwara | 2025-09-30 |
| 12412621 | Semiconductor device including distributed write driving arrangement | Hidehiro Fujiwara, Hung-Jen Liao, Li-Wen Wang, Jonathan Tsung-Yung Chang | 2025-09-09 |
| 12408316 | Memory array circuit and method of manufacturing same | Hidehiro Fujiwara, Chih-Yu Lin, Hsien-Yu Pan, Yasutoshi Okuno, Hung-Jen Liao | 2025-09-02 |
| 12406704 | Multi-stage bit line pre-charge | Wei-Cheng Wu, Kao-Cheng Lin, Chih-Cheng Yu, Pei-Yuan Li, Chien-Chen Lin +1 more | 2025-09-02 |
| 12387768 | Memory device including separate negative bit line | Chih-Yu Lin, Yi-Hsin Nien, Hidehiro Fujiwara | 2025-08-12 |
| 12380946 | Memory computation method | Hidehiro Fujiwara, Hung-Jen Liao, Jonathan Tsung-Yung Chang | 2025-08-05 |
| 12367929 | Memory device having a negative voltage circuit | Yi-Hsin Nien, Hidehiro Fujiwara, Chih-Yu Lin | 2025-07-22 |
| 12346143 | Voltage regulator with power rail tracking | Haruki Mori, Hidehiro Fujiwara, Zhi-Hao Chang, Yangsyu Lin, Yu-Hao Hsu +2 more | 2025-07-01 |
| 12334178 | Integrated circuit, system and method of forming the same | Yen Lin CHUNG, Kao-Cheng Lin, Wei Min Chan | 2025-06-17 |
| 12334145 | Bitcell supporting bit-write-mask function | Hidehiro Fujiwara, Yi-Hsin Nien | 2025-06-17 |
| 12308303 | Integrated circuit die with memory macro including through-silicon via and method of forming the same | Hidehiro Fujiwara, Tze-Chiang Huang, Hong-Chen Cheng, Hung-Jen Liao, Jonathan Tsung-Yung Chang +2 more | 2025-05-20 |
| 12260903 | Memory devices with improved bit line loading | Yi-Hsin Nien, Hidehiro Fujiwara, Chih-Yu Lin | 2025-03-25 |
| 12260904 | Memory device with additional write bit lines | Hidehiro Fujiwara, Chia-En Huang, Jui-Che Tsai, Yih Wang | 2025-03-25 |
| 12245412 | SRAM cell word line structure with reduced RC effects | Hidehiro Fujiwara, Wei Min Chan, Chih-Yu Lin, Hung-Jen Liao | 2025-03-04 |
| 12230318 | Memory device including a word line with portions with different sizes in different metal layers | Yi-Hsin Nien, Wei Zhao, Chih-Yu Lin, Hidehiro Fujiwara, Ru-Yu WANG | 2025-02-18 |
| 12183417 | Memory device and manufacturing method of the same | Po-Sheng Wang, Kao-Cheng Lin, Yangsyu Lin, Cheng Hung Lee, Jonathan Tsung-Yung Chang | 2024-12-31 |
| 12176026 | Static random access memory with a supplementary driver circuit and method of controlling the same | Chih-Yu Lin, Wei-Cheng Wu, Kao-Cheng Lin | 2024-12-24 |
| 12164882 | In-memory computation circuit and method | Yu-Der Chih, Hidehiro Fujiwara, Yi-Chun Shih, Po-Hao Lee, Chia-Fu Lee +1 more | 2024-12-10 |
| 12159688 | Systems and methods for memory operation using local word lines | Yi-Hsin Nien, Hidehiro Fujiwara | 2024-12-03 |
| 12136466 | Header layout design including backside power rail | Haruki Mori, Chien-Chi TIEN, Chia-En Huang, Hidehiro Fujiwara, Feng-Lun CHEN | 2024-11-05 |
| 12137548 | Four CPP wide memory cell with buried power grid, and method of fabricating same | Hidehiro Fujiwara, Chih-Yu Lin, Wei Zhao, Yi-Hsin Nien | 2024-11-05 |
| 12136460 | Floating data line circuit and method | Manish Arora, Hung-Jen Liao, Nikhil Puri, Yu-Hao Hsu | 2024-11-05 |
| 12125523 | Memory device and method of manufacturing the same | Yi-Hsin Nien, Hidehiro Fujiwara, Chih-Yu Lin | 2024-10-22 |
| 12119052 | Low voltage memory device | Mahmut Sinangil, Yen-Ting Lin, Hung-Jen Liao, Jonathan Tsung-Yung Chang | 2024-10-15 |
| 12100436 | Method and system to balance ground bounce | Hidehiro Fujiwara, Hsien-Yu Pan, Chih-Yu Lin, Wei Zhao | 2024-09-24 |