QX

Qi Xiang

AM AMD: 175 patents #10 of 9,279Top 1%
IN Intel: 18 patents #2,286 of 30,777Top 8%
Globalfoundries: 9 patents #393 of 4,424Top 9%
CM Chartered Semiconductor Manufacturing: 1 patents #419 of 840Top 50%
LS Lattice Semiconductor: 1 patents #317 of 544Top 60%
VA Vantis: 1 patents #13 of 24Top 55%
📍 San Jose, CA: #53 of 32,062 inventorsTop 1%
🗺 California: #527 of 386,348 inventorsTop 1%
Overall (All Time): #3,187 of 4,157,543Top 1%
205
Patents All Time

Issued Patents All Time

Showing 151–175 of 205 patents

Patent #TitleCo-InventorsDate
6448127 Process for formation of ultra-thin base oxide in high k/oxide stack gate dielectrics of mosfets Joong S. Jeon, Colman Wong 2002-09-10
6441434 Semiconductor-on-insulator body-source contact and method Wei Long, Yowjuang W. Liu 2002-08-27
6440868 Metal gate with CVD amorphous silicon layer and silicide for CMOS devices and method of making with a replacement gate process Paul R. Besser, Matthew S. Buynoski 2002-08-27
6440867 Metal gate with PVD amorphous silicon and silicide for CMOS devices and method of making the same with a replacement gate process Paul R. Besser, Matthew S. Buynoski 2002-08-27
6440806 Method for producing metal-semiconductor compound regions on semiconductor devices 2002-08-27
6437404 Semiconductor-on-insulator transistor with recessed source and drain Wei Long, Ming-Ren Lin 2002-08-20
6436840 Metal gate with CVD amorphous silicon layer and a barrier layer for CMOS devices and method of making with a replacement gate process Paul R. Besser, Matthew S. Buynoski 2002-08-20
6433379 Tantalum anodization for in-laid copper metallization capacitor Sergey Lopatin, Steven C. Avanzino, Matthew S. Buynoski 2002-08-13
6420770 STI (Shallow Trench Isolation) structures for minimizing leakage current through drain and source silicides Wei Long, Ming-Ren Lin 2002-07-16
6417556 High K dielectric de-coupling capacitor embedded in backend interconnect Wei Long 2002-07-09
6410938 Semiconductor-on-insulator device with nitrided buried oxide and method of fabricating 2002-06-25
6392280 Metal gate with PVD amorphous silicon layer for CMOS devices and method of making with a replacement gate process Paul R. Besser, Matthew S. Buynoski 2002-05-21
6376343 Reduction of metal silicide/silicon interface roughness by dopant implantation processing Matthew S. Buynoski, Paul R. Besser 2002-04-23
6373103 Semiconductor-on-insulator body-source contact using additional drain-side spacer, and method Wei Long, Yowjuang W. Liu 2002-04-16
6368950 Silicide gate transistors Paul R. Besser, Matthew S. Buynoski, John Foster, Paul L. King, Eric N. Paton 2002-04-09
6369421 EEPROM having stacked dielectric to increase programming speed Xiao-Yu Li 2002-04-09
6368900 Method of fabricating an antifuse element John Prasao Kenkaraseril, Madhusudan Mukhopadhyay, Yeow Meng Teo 2002-04-09
6369429 Low resistance composite contact structure utilizing a reaction barrier layer under a metal layer Shekhar Pramanick, Ming-Ren Lin 2002-04-09
6342414 Damascene NiSi metal gate high-k transistor Paul R. Besser, Matthew S. Buynoski, John Foster, Paul L. King, Eric N. Paton 2002-01-29
6323093 Process for fabricating a semiconductor device component by oxidizing a silicon hard mask Scott A. Bell, Chih-Yuh Yang 2001-11-27
6323099 High k interconnect de-coupling capacitor with damascene process Wei Long 2001-11-27
6297107 High dielectric constant materials as gate dielectrics Eric N. Paton, Matthew S. Byunoski, Paul R. Besser, Paul L. King 2001-10-02
6291278 Method of forming transistors with self aligned damascene gate contact Matthew S. Buynoski, Ming-Ren Lin 2001-09-18
6287918 Process for fabricating a metal semiconductor device component by lateral oxidization Scott A. Bell, Chih-Yuh Yang 2001-09-11
6274420 Sti (shallow trench isolation) structures for minimizing leakage current through drain and source silicides Wei Long, Ming-Ren Lin 2001-08-14