Issued Patents All Time
Showing 1–25 of 111 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12430526 | Method and system for scanning a code on a transparent part | Yao-Hung YANG, Shannon WANG | 2025-09-30 |
| 12362211 | Detecting defects of semiconductor manufacturing assemblies | Yao-Hung YANG, Shannon WANG | 2025-07-15 |
| 12337415 | Method and apparatus for laser texturing a component | Yao-Hung YANG, Shannon WANG, Jianqi Wang | 2025-06-24 |
| 12256652 | Metal landing on top electrode of RRAM | Wen-Ting Chu | 2025-03-18 |
| 12232333 | Integrated circuit | Chieh-Fei Chiu, Wen-Ting Chu, Yong-Shiuan Tsair, Yu-Wen Liao, Chin-Chieh Yang | 2025-02-18 |
| 12209663 | Sealing member with lip seal | Yao-Hung YANG, Sam Kim | 2025-01-28 |
| 12210055 | Semiconductor wafer testing system and related method for improving external magnetic field wafer testing | Harry-Hak-Lay Chuang, Ching-Huang Wang, Tien-Wei Chiang, Meng-Chun Shih, Chia Yu Wang | 2025-01-28 |
| 12156409 | Memory layout for reduced line loading | Wen-Ting Chu | 2024-11-26 |
| 12075634 | RRAM memory cell with multiple filaments | Chin-Chieh Yang, Wen-Ting Chu, Yu-Wen Liao | 2024-08-27 |
| 12040036 | Magnetic memory device | Chia-Hsiang Chen, Chia Yu Wang, Meng-Chun Shih | 2024-07-16 |
| 11944021 | Metal landing on top electrode of RRAM | Wen-Ting Chu | 2024-03-26 |
| 11889705 | Interconnect landing method for RRAM technology | Hsia-Wei Chen, Chin-Chieh Yang, Jen-Sheng Yang, Kuo-Chi Tu, Wen-Ting Chu +1 more | 2024-01-30 |
| 11856797 | Resistive switching random access memory with asymmetric source and drain | Chin-Chieh Yang, Hsia-Wei Chen, Kuo-Chi Tu, Wen-Ting Chu, Yu-Wen Liao | 2023-12-26 |
| 11844286 | Flat bottom electrode via (BEVA) top surface for memory | Hsia-Wei Chen, Chin-Chieh Yang, Jen-Sheng Yang, Sheng-Hung Shih, Tung-Sheng Hsiao +3 more | 2023-12-12 |
| 11837312 | Magnetic memory device | Chia-Hsiang Chen, Chia Yu Wang, Meng-Chun Shih | 2023-12-05 |
| 11751485 | Flat bottom electrode via (BEVA) top surface for memory | Hsia-Wei Chen, Chin-Chieh Yang, Jen-Sheng Yang, Sheng-Hung Shih, Tung-Sheng Hsiao +3 more | 2023-09-05 |
| 11751405 | Integrated circuit and method for fabricating the same | Chieh-Fei Chiu, Wen-Ting Chu, Yong-Shiuan Tsair, Yu-Wen Liao, Chin-Chieh Yang | 2023-09-05 |
| 11737290 | RRAM memory cell with multiple filaments | Chin-Chieh Yang, Wen-Ting Chu, Yu-Wen Liao | 2023-08-22 |
| 11726747 | Magnetoresistive random-access memory (MRAM) random number generator (RNG) and a related method for generating a random bit | Harry-Hak-Lay Chuang, Ching-Huang Wang, Chih-Hui Weng, Tien-Wei Chiang, Meng-Chun Shih +2 more | 2023-08-15 |
| 11723292 | RRAM cell structure with laterally offset BEVA/TEVA | Wen-Ting Chu, Kuo-Chi Tu, Yu-Wen Liao, Hsia-Wei Chen, Chin-Chieh Yang +2 more | 2023-08-08 |
| 11719742 | Semiconductor wafer testing system and related method for improving external magnetic field wafer testing | Harry-Hak-Lay Chuang, Ching-Huang Wang, Tien-Wei Chiang, Meng-Chun Shih, Chia Yu Wang | 2023-08-08 |
| 11678494 | Memory layout for reduced line loading | Wen-Ting Chu | 2023-06-13 |
| 11531524 | Magnetoresistive random-access memory (MRAM) random number generator (RNG) and a related method for generating a random bit | Harry-Hak-Lay Chuang, Ching-Huang Wang, Chih-Hui Weng, Tien-Wei Chiang, Meng-Chun Shih +2 more | 2022-12-20 |
| 11506706 | Semiconductor wafer testing system and related method for improving external magnetic field wafer testing | Harry-Hak-Lay Chuang, Ching-Huang Wang, Tien-Wei Chiang, Meng-Chun Shih, Chia Yu Wang | 2022-11-22 |
| 11387411 | Logic compatible RRAM structure and process | Hsia-Wei Chen, Chin-Chieh Yang, Kuo-Chi Tu, Wen-Ting Chu, Yu-Wen Liao | 2022-07-12 |