Issued Patents All Time
Showing 701–725 of 1,279 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 9935185 | Superlattice lateral bipolar junction transistor | Karthik Balakrishnan, Stephen W. Bedell, Pouya Hashemi, Bahman Hekmatshoartabari | 2018-04-03 |
| 9935181 | FinFET having highly doped source and drain regions | Kangguo Cheng, Ali Khakifirooz, Dominic J. Schepis | 2018-04-03 |
| 9935051 | Multi-level metallization interconnect structure | Praneet Adusumilli, Oscar van der Straten | 2018-04-03 |
| 9934977 | Salicide bottom contacts | Praneet Adusumilli, Oscar van der Straten | 2018-04-03 |
| 9929270 | Gate all-around FinFET device and a method of manufacturing same | Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi | 2018-03-27 |
| 9929266 | Method and structure for incorporating strain in nanosheet devices | Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi | 2018-03-27 |
| 9923084 | Forming a fin using double trench epitaxy | Veeraraghavan S. Basker, Pouya Hashemi, Shogo Mochizuki | 2018-03-20 |
| 9922941 | Thin low defect relaxed silicon germanium layers on bulk silicon substrates | Praneet Adusumilli, Keith E. Fogel, Oscar van der Straten | 2018-03-20 |
| 9922886 | Silicon-germanium FinFET device with controlled junction | Kangguo Cheng, Pouya Hashemi, Kam-Leung Lee | 2018-03-20 |
| 9917200 | Nanowire transistor structures with merged source/drain regions using auxiliary pillars | Pouya Hashemi, Ali Khakifirooz | 2018-03-13 |
| 9917179 | Stacked nanowire devices formed using lateral aspect ratio trapping | Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi | 2018-03-13 |
| 9917177 | Contact structure and extension formation for III-V nFET | Veeraraghavan S. Basker | 2018-03-13 |
| 9917175 | Tapered vertical FET having III-V channel | Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi | 2018-03-13 |
| 9917089 | III-V semiconductor CMOS FinFET device | Hemanth Jagannathan, Devendra K. Sadana, Charan V. Surisetty | 2018-03-13 |
| 9917015 | Dual channel material for finFET for high performance CMOS | Kangguo Cheng, Bruce B. Doris, Pouya Hashemi, Ali Khakifirooz | 2018-03-13 |
| 9911849 | Transistor and method of forming same | Veeraraghavan S. Basker, Nicolas L. Breil, Oleg Gluschenkov, Shogo Mochizuki | 2018-03-06 |
| 9911741 | Dual channel material for finFET for high performance CMOS | Kangguo Cheng, Bruce B. Doris, Pouya Hashemi, Ali Khakifirooz | 2018-03-06 |
| 9911739 | III-V FinFET CMOS with III-V and germanium-containing channel closely spaced | Kangguo Cheng, Ali Khakifirooz, Ghavam G. Shahidi | 2018-03-06 |
| 9911662 | Forming a CMOS with dual strained channels | Kangguo Cheng, Pouya Hashemi, Ali Khakifirooz | 2018-03-06 |
| 9911656 | Wimpy device by selective laser annealing | Kangguo Cheng, Nicolas Loubet, Xin Miao | 2018-03-06 |
| 9905692 | SOI FinFET fins with recessed fins and epitaxy in source drain region | Shogo Mochizuki, Veeraraghavan S. Basker, Nicolas L. Breil, Oleg Gluschenkov | 2018-02-27 |
| 9905649 | Tensile strained nFET and compressively strained pFET formed on strain relaxed buffer | Karthik Balakrishnan, Keith E. Fogel, Pouya Hashemi | 2018-02-27 |
| 9899495 | Vertical transistors with reduced bottom electrode series resistance | Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi | 2018-02-20 |
| 9899384 | Self aligned structure and method for high-K metal gate work function tuning | Kangguo Cheng, Bruce B. Doris, Ali Khakifirooz | 2018-02-20 |
| 9899378 | Simultaneously fabricating a high voltage transistor and a finFET | Kangguo Cheng, Ali Khakifirooz, Charan V. Surisetty | 2018-02-20 |