Issued Patents All Time
Showing 1–25 of 56 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12431412 | Contact plugs for semiconductor device and method of forming same | Yasutoshi Okuno, Sung-Li Wang, Pang-Yen Tsai, Shen-Nan Lee, Teng-Chun Tsai | 2025-09-30 |
| 12426291 | Contact and via structures for semiconductor devices | Keng-Chu Lin | 2025-09-23 |
| 12389674 | Low resistance fill metal layer material as stressor in metal gates | Ziwei Fang, Keng-Chu Lin, Hsueh Wen Tsau | 2025-08-12 |
| 12362281 | Partial barrier free vias for cobalt-based interconnects and methods of fabrication thereof | Tsung-Ling Tsai, Shen-Nan Lee, Chung-Wei Hsu, Chen-Hao Wu, Teng-Chun Tsai | 2025-07-15 |
| 12347725 | Semiconductor structure with material modification and low resistance plug | Akira Mineji | 2025-07-01 |
| 12341013 | Method and structure for barrier-less plug | Sung-Li Wang, Hung-Yi Huang, Yu-Yun Peng, Chia-Hung Chu, Shuen-Shin Liang +1 more | 2025-06-24 |
| 12328938 | Gate structures for stacked semiconductor devices | Sathaiya Mahaveer DHANYAKUMAR, Huicheng Chang, Keng-Chu Lin | 2025-06-10 |
| 12315863 | Contact structures in semiconductor devices | Wei-Yen Woon, Cheng-Ming Lin, Han-Yu Lin, Szu-Hua Chen | 2025-05-27 |
| 12266709 | Selective dual silicide formation using a maskless fabrication process flow | Pang-Yen Tsai, Yasutoshi Okuno | 2025-04-01 |
| 12266688 | Semiconductor device with source/drain contact formed using bottom-up deposition | Sung-Li Wang, Yasutoshi Okuno | 2025-04-01 |
| 12255249 | Inner spacer structures for gate-all-around field effect transistors | Keng-Chu Lin, Yu-Yun Peng | 2025-03-18 |
| 12255239 | Liner layer for backside contacts of semiconductor devices | Keng-Chu Lin, Yu-Yun Peng | 2025-03-18 |
| 12243915 | Graphene wrap-around contact | Wei-Yen Woon | 2025-03-04 |
| 12166079 | 2D channel transistors with low contact resistance | Dhanyakumar Mahaveer Sathaiya, Wei-Yen Woon | 2024-12-10 |
| 12142649 | Semiconductor structure with conductive carbon layer and method for manufacturing the same | Jhih-Rong Huang, Yi-Bo Liao, Yen-Tien Tung, Wei-Yen Woon | 2024-11-12 |
| 12136660 | Semiconductor device, and method for protecting low-k dielectric feature of semiconductor device | Cheng-Ming Lin, Han-Yu Lin, Wei-Yen Woon | 2024-11-05 |
| 12136570 | Graphene layer for low resistance contacts and damascene interconnects | Wei-Yen Woon, Cheng-Ming Lin, Han-Yu Lin, Szu-Hua Chen, Jhih-Rong Huang +1 more | 2024-11-05 |
| 12087819 | Dual channel structure | Dhanyakumar Mahaveer Sathaiya, Keng-Chu Lin, Tzer-Min Shen | 2024-09-10 |
| 12074068 | Epitaxial structures for stacked semiconductor devices | Sathaiya Mahaveer DHANYAKUMAR, Huicheng Chang, Keng-Chu Lin, Winnie Victoria Wei-Ning Chen | 2024-08-27 |
| 12051592 | Method and structure for barrier-less plug | Sung-Li Wang, Hung-Yi Huang, Yu-Yun Peng, Chia-Hung Chu, Shuen-Shin Liang +1 more | 2024-07-30 |
| 12040328 | Semiconductor devices including two-dimensional material and methods of fabrication thereof | Sathaiya Dhanyakumar Mahaveer | 2024-07-16 |
| 11972974 | Self-aligned barrier for metal vias | Sung-Li Wang, Shuen-Shin Liang, Yu-Yun Peng, Fang-Wei Lee, Chia-Hung Chu +1 more | 2024-04-30 |
| 11942358 | Low thermal budget dielectric for semiconductor devices | Ko-Feng Chen, Zheng-Yong Liang, Chen-Han Wang, De-Yang Chiou, Yu-Yun Peng +1 more | 2024-03-26 |
| 11923367 | Low resistance fill metal layer material as stressor in metal gates | Ziwei Fang, Keng-Chu Lin, Hsueh Wen Tsau | 2024-03-05 |
| 11854871 | Semiconductor structure with material modification and low resistance plug | Akira Mineji | 2023-12-26 |