EQ

Elgin Quek

GP Globalfoundries Singapore Pte.: 93 patents #4 of 828Top 1%
CM Chartered Semiconductor Manufacturing: 59 patents #5 of 840Top 1%
📍 Singapore, SG: #12 of 13,971 inventorsTop 1%
Overall (All Time): #6,048 of 4,157,543Top 1%
152
Patents All Time

Issued Patents All Time

Showing 126–150 of 152 patents

Patent #TitleCo-InventorsDate
6544848 Method to form an asymmetrical non-volatile memory device using small in-situ doped polysilicon spacers Chew Hoe Ang, Eng Hua Lim, Randall Cher Liang Cha, Jia Zhen Zheng, Mei Sheng Zhou +1 more 2003-04-08
6541327 Method to form self-aligned source/drain CMOS device on insulated staircase oxide Lap Chan, Ravi Sundaresan, Yang Pan, James Yong Meng Lee, Ying-Keung Leung +2 more 2003-04-01
6511884 Method to form and/or isolate vertical transistors Ravi Sundaresan, Yang Pan, Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep +2 more 2003-01-28
6468851 Method of fabricating CMOS device with dual gate electrode Chew Hoe Ang, Eng Hua Lim, Randall Cher Liang Cha, Jia Zhen Zheng, Mei Sheng Zhou +1 more 2002-10-22
6468877 Method to form an air-gap under the edges of a gate electrode by using disposable spacer/liner Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Ravi Sundaresan, Yang Pan +2 more 2002-10-22
6461900 Method to form a self-aligned CMOS inverter using vertical device integration Ravi Sundaresan, Yang Pan, James Lee Yong Meng, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep +2 more 2002-10-08
6461887 Method to form an inverted staircase STI structure by etch-deposition-etch and selective epitaxial growth Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Ravi Sundaresan, Yang Pan +2 more 2002-10-08
6455377 Method to form very high mobility vertical channel transistor by selective deposition of SiGe or multi-quantum wells (MQWs) Jia Zhen Zheng, Lap Chan, Ravi Sundaresan, Yang Pan, James Yong Meng Lee +2 more 2002-09-24
6440800 Method to form a vertical transistor by selective epitaxial growth and delta doped silicon layers James Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan +2 more 2002-08-27
6436774 Method for forming variable-K gate dielectric James Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan +2 more 2002-08-20
6436770 Method to control the channel length of a vertical transistor by first forming channel using selective epi and source/drain using implantation Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Ravi Sundaresan +2 more 2002-08-20
6429109 Method to form high k dielectric and silicide to reduce poly depletion by using a sacrificial metal between oxide and gate Jia Zhen Zheng, Mei Sheng Zhou, Daniel Yen, Chew Hoe Ang, Eng Hua Lim +1 more 2002-08-06
6417054 Method for fabricating a self aligned S/D CMOS device on insulated layer by forming a trench along the STI and fill with oxide Jia Zhen Zheng, Lap Chan, Ravi Sundaresan, Yang Pan, James Yong Meng Lee +2 more 2002-07-09
6417056 Method to form low-overlap-capacitance transistors by forming microtrench at the gate edge Ravi Sundaresan, Yang Pan, James Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep +2 more 2002-07-09
6406945 Method for forming a transistor gate dielectric with high-K and low-K regions James Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan +2 more 2002-06-18
6403485 Method to form a low parasitic capacitance pseudo-SOI CMOS device Ravi Sundaresan, Yang Pan, James Lee Yong Meng, Ying Keung, Yelehanka Ramachandramurthy Pradeep +2 more 2002-06-11
6380610 Dislocation free local oxidation of silicon with suppression of narrow space field oxide thinning effect Igor Peidous, Konstantin V. Loiko, David Yeo Yong Hock 2002-04-30
6380088 Method to form a recessed source drain on a trench side wall with a replacement gate technique Lap Chan, Ravi Sundaresan, Yang Pan, James Yong Meng Lee, Ying-Keung Leung +2 more 2002-04-30
6313008 Method to form a balloon shaped STI using a micro machining technique to remove heavily doped silicon Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Ravi Sundaresan +2 more 2001-11-06
6306715 Method to form smaller channel with CMOS device by isotropic etching of the gate materials Lap Chan, Ravi Sundaresan, Yang Pan, James Yong Meng Lee, Ying-Keung Leung +2 more 2001-10-23
6306714 Method to form an elevated S/D CMOS device by contacting S/D through the contact of oxide Yang Pan, James Yongmeng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng +2 more 2001-10-23
6303449 Method to form self-aligned elevated source/drain by selective removal of gate dielectric in the source/drain region followed by poly deposition and CMP Yang Pan, James Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng +2 more 2001-10-16
6300177 Method to form transistors with multiple threshold voltages (VT) using a combination of different work function gate materials Ravi Sundaresan, Yang Pan, James Yong Meng Lee, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep +2 more 2001-10-09
6277710 Method of forming shallow trench isolation Hyun Tae Kim, Kam Chew Leong 2001-08-21
5894059 Dislocation free local oxidation of silicon with suppression of narrow space field oxide thinning effect Igor Peidous, Konstantin V. Loiko, David Yeo Yong Hock 1999-04-13