Issued Patents All Time
Showing 1–25 of 111 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12396222 | RFSOI semiconductor structures including a nitrogen-doped charge-trapping layer and methods of manufacturing the same | Chiu Hua Chen | 2025-08-19 |
| 12364048 | Conductive contact for ion through-substrate via | Min-Ying Tsai, Yeur-Luen Tu | 2025-07-15 |
| 12336217 | Flat STI surface for gate oxide uniformity in Fin FET devices | Cheng-Wei Chen, Shiu-Ko JangJian, Ting-Chun Wang | 2025-06-17 |
| 12211877 | Back-side deep trench isolation structure for image sensor | Kuo-Hwa Tzeng, Yeur-Luen Tu | 2025-01-28 |
| 12183804 | RF switch device with a sidewall spacer having a low dielectric constant | — | 2024-12-31 |
| 12165911 | Method for forming a semiconductor-on-insulator (SOI) substrate | Chia-Shiung Tsai, Jiech-Fun Lu, Kuan-Liang Liu, Shih Pei Chou, Yu-Hung Cheng +1 more | 2024-12-10 |
| 12148756 | Selective polysilicon growth for deep trench polysilicon isolation structure | Yu-Hung Cheng, Po-Wei Liu, Yeur-Luen Tu, Yu-Chun Chang | 2024-11-19 |
| 12119267 | Method for manufacturing semiconductor structure | Chen Cheng Chou, Shiu-Ko JangJian | 2024-10-15 |
| 12100767 | Strained gate semiconductor device having an interlayer dielectric doped with large species material | Chii-Ming Wu, Shiu-Ko JangJian, Kun-Tzu Lin, Lan Chang | 2024-09-24 |
| 12087206 | Color adjustment device, display and color adjustment method | Chang Lin Liou, Chih Hao Lo | 2024-09-10 |
| 12074036 | Multi-layered polysilicon and oxygen-doped polysilicon design for RF SOI trap-rich poly layer | Yu-Hung Cheng, Chen-Hao Chiang, Alexander Kalnitsky, Yeur-Luen Tu, Eugene Chen | 2024-08-27 |
| 12062539 | Semiconductor-on-insulator (SOI) substrate and method for forming | Chia-Ta Hsieh, Kuo-Wei Wu, Yu-Chun Chang, Ying Ling Tseng | 2024-08-13 |
| 12040221 | Fabrication method of metal-free SOI wafer | Yu-Hung Cheng, Pu Chen, Po-Jung Chiang, Ru-Liang Lee, Victor Lu +4 more | 2024-07-16 |
| 11984477 | RFSOI semiconductor structures including a nitrogen-doped charge-trapping layer and methods of manufacturing the same | Chui Hua Chen | 2024-05-14 |
| 11955496 | Back-side deep trench isolation structure for image sensor | Kuo-Hwa Tzeng, Yeur-Luen Tu | 2024-04-09 |
| 11929379 | Conductive contact for ion through-substrate via | Min-Ying Tsai, Yeur-Luen Tu | 2024-03-12 |
| 11923235 | Method for forming semiconductor device having isolation structures with different thicknesses | Chii-Ming Wu, Sen-Hong Syue, Cheng-Po Chau | 2024-03-05 |
| 11901435 | RF switch device with a sidewall spacer having a low dielectric constant | — | 2024-02-13 |
| 11855159 | Method for forming thin semiconductor-on-insulator (SOI) substrates | Chia-Shiung Tsai, Jiech-Fun Lu, Kuo-Hwa Tzeng, Shih Pei Chou, Yu-Hung Cheng +1 more | 2023-12-26 |
| 11830764 | Method for forming a semiconductor-on-insulator (SOI) substrate | Chia-Shiung Tsai, Jiech-Fun Lu, Kuan-Liang Liu, Shih Pei Chou, Yu-Hung Cheng +1 more | 2023-11-28 |
| 11710656 | Method of forming semiconductor-on-insulator (SOI) substrate | Kuan-Liang Liu | 2023-07-25 |
| 11705328 | Semiconductor-on-insulator (SOI) substrate and method for forming | Chia-Ta Hsieh, Kuo-Wei Wu, Yu-Chun Chang, Ying Ling Tseng | 2023-07-18 |
| 11611005 | Backside illuminated photo-sensitive device with gradated buffer layer | Yu-Hung Cheng, Chia-Shiung Tsai, Xiaomeng Chen, Yen-Chang Chu, Yeur-Luen Tu | 2023-03-21 |
| 11610808 | Semiconductor wafer with low defect count and method for manufacturing thereof | Yu-Hung Cheng, Yeur-Luen Tu, Ching-Pei Su, Tung-I Lin | 2023-03-21 |
| 11594597 | Selective polysilicon growth for deep trench polysilicon isolation structure | Yu-Hung Cheng, Po-Wei Liu, Yeur-Luen Tu, Yu-Chun Chang | 2023-02-28 |