AR

Alexander Reznicek

IBM: 1182 patents #3 of 70,183Top 1%
Globalfoundries: 77 patents #21 of 4,424Top 1%
ET Elpis Technologies: 9 patents #2 of 121Top 2%
GU Globalfoundries U.S.: 4 patents #206 of 665Top 35%
Samsung: 3 patents #30,683 of 75,807Top 45%
TE Tessera: 3 patents #129 of 271Top 50%
SS Stmicroelectronics Sa: 2 patents #601 of 1,676Top 40%
MT Matheson Tri-Gas: 1 patents #28 of 47Top 60%
IB International Business: 1 patents #4 of 119Top 4%
IM International Machines: 1 patents #1 of 34Top 3%
AS Adeia Semiconductor Solutions: 1 patents #22 of 57Top 40%
RE Renesas Electronics: 1 patents #2,739 of 4,529Top 65%
📍 Troy, NY: #1 of 610 inventorsTop 1%
🗺 New York: #2 of 115,490 inventorsTop 1%
Overall (All Time): #40 of 4,157,543Top 1%
1279
Patents All Time

Issued Patents All Time

Showing 576–600 of 1,279 patents

Patent #TitleCo-InventorsDate
10170469 Vertical field-effect-transistors having multiple threshold voltages Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi 2019-01-01
10170465 Co-fabrication of vertical diodes and fin field effect transistors on the same substrate Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi 2019-01-01
10170464 Compound semiconductor devices having buried resistors formed in buffer layer Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi 2019-01-01
10170423 Metal cap integration by local alloying Praneet Adusumilli, Oscar van der Straten, Chih-Chao Yang 2019-01-01
10170419 Biconvex low resistance metal wire Praneet Adusumilli, Oscar van der Straten 2019-01-01
10170360 Reflow enhancement layer for metallization structures Praneet Adusumilli, Oscar van der Straten 2019-01-01
10170308 Fabricating semiconductor devices by cross-linking and removing portions of deposited HSQ Guy M. Cohen, Pouya Hashemi, Sanghoon Lee 2019-01-01
10170302 Superlattice lateral bipolar junction transistor Karthik Balakrishnan, Stephen W. Bedell, Pouya Hashemi, Bahman Hekmatshoartabari 2019-01-01
10164092 Tapered vertical FET having III-V channel Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi 2018-12-25
10158001 Heterogeneous source drain region and extension region Kangguo Cheng, Pouya Hashemi, Ali Khakifirooz 2018-12-18
10153157 P-FET with graded silicon-germanium channel Kangguo Cheng, Ali Khakifirooz, Darsen D. Lu 2018-12-11
10147741 FinFET with stacked faceted S/D epitaxy for improved contact resistance Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi 2018-12-04
10147602 Double aspect ratio trapping Kangguo Cheng, Bruce B. Doris, Ali Khakifirooz 2018-12-04
10141309 Tight pitch inverter using vertical transistors Karthik Balakrishnan, Kangguo Cheng, Pouya Hashemi 2018-11-27
10141405 Lateral bipolar junction transistor with abrupt junction and compound buried oxide Kevin K. Chan, Pouya Hashemi, Tak H. Ning 2018-11-27
10141406 Tensile strained NFET and compressively strained PFET formed on strain relaxed buffer Karthik Balakrishnan, Keith E. Fogel, Pouya Hashemi 2018-11-27
10134763 Gate top spacer for finFET Veeraraghavan S. Basker, Oleg Gluschenkov, Shogo Mochizuki 2018-11-20
10134831 Deformable and flexible capacitor Karthik Balakrishnan, Stephen W. Bedell, Pouya Hashemi 2018-11-20
10134917 Tight pitch vertical transistor EEPROM Karthik Balakrishnan, Pouya Hashemi, Tak H. Ning 2018-11-20
10128188 High aspect ratio contact metallization without seams Praneet Adusumilli, Oscar van der Straten, Chih-Chao Yang 2018-11-13
10121703 Contact structure and extension formation for III-V nFET Veeraraghavan S. Basker 2018-11-06
10115665 Semiconductor resistor structures embedded in a middle-of-the-line (MOL) dielectric Praneet Adusumilli, Oscar van der Straten, Chih-Chao Yang 2018-10-30
10115724 Double diffusion break gate structure without vestigial antenna capacitance Sivananda K. Kanakasabapathy 2018-10-30
10115801 Vertical transistor gated diode Karthik Balakrishnan 2018-10-30
10109737 Method of forming high-germanium content silicon germanium alloy fins on insulator Pouya Hashemi, Renee T. Mo, John A. Ott 2018-10-23