Issued Patents All Time
Showing 101–125 of 304 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 11183581 | Vertical field effect transistor having improved uniformity | Kangguo Cheng, Juntao Li, Ruilong Xie | 2021-11-23 |
| 11183561 | Nanosheet transistor with inner spacers | Kangguo Cheng, Ruilong Xie, Juntao Li | 2021-11-23 |
| 11177632 | Augmented semiconductor lasers with spontaneous emissions blockage | Julien Frougier, Kangguo Cheng, Ruilong Xie | 2021-11-16 |
| 11177170 | Removal of barrier and liner layers from a bottom of a via | Koichi Motoyama, Kenneth Chun Kuen Cheng, Nicholas Anthony Lanzillo | 2021-11-16 |
| 11177181 | Scalable device for FINFET technology | Ruilong Xie, Kangguo Cheng, Juntao Li | 2021-11-16 |
| 11177214 | Interconnects with hybrid metal conductors | Kenneth Chun Kuen Cheng, Koichi Motoyama, Chih-Chao Yang | 2021-11-16 |
| 11177163 | Top via structure with enlarged contact area with upper metallization level | Koichi Motoyama, Kenneth Chun Kuen Cheng, Chih-Chao Yang | 2021-11-16 |
| 11171044 | Planarization controllability for interconnect structures | Ruilong Xie, Kangguo Cheng, Julien Frougier, Chih-Chao Yang | 2021-11-09 |
| 11164774 | Interconnects with spacer structure for forming air-gaps | Kenneth Chun Kuen Cheng, Koichi Motoyama, Chih-Chao Yang | 2021-11-02 |
| 11164793 | Reduced source/drain coupling for CFET | Ruilong Xie, Alexander Reznicek, Chun-Chen Yeh | 2021-11-02 |
| 11158544 | Vertical stacked nanosheet CMOS transistors with different work function metals | Kangguo Cheng, Juntao Li, Ruilong Xie | 2021-10-26 |
| 11139399 | Vertical transistor with self-aligned gate | Juntao Li, Kangguo Cheng, Ruilong Xie | 2021-10-05 |
| 11139202 | Fully aligned top vias with replacement metal lines | Koichi Motoyama, Kenneth Chun Kuen Cheng, Chih-Chao Yang | 2021-10-05 |
| 11131647 | Ion-sensitive field-effect transistor with sawtooth well to enhance sensitivity | Kangguo Cheng, Juntao Li, Ruilong Xie | 2021-09-28 |
| 11133308 | Uniform work function metal recess for vertical transistor complementary metal oxide semiconductor technology | Ruilong Xie, Muthumanickam Sankarapandian, Kangguo Cheng | 2021-09-28 |
| 11127825 | Middle-of-line contacts with varying contact area providing reduced contact resistance | Kangguo Cheng, Ruilong Xie, Hari Prasad Amanapu | 2021-09-21 |
| 11127676 | Removal or reduction of chamfer for fully-aligned via | Koichi Motoyama, Kenneth Chun Kuen Cheng, Chih-Chao Yang | 2021-09-21 |
| 11094883 | Structure and method to fabricate resistive memory with vertical pre-determined filament | Kangguo Cheng, Ruilong Xie, Choonghyun Lee | 2021-08-17 |
| 11094784 | Gate-all-around field effect transistor having stacked U shaped channels configured to improve the effective width of the transistor | Kangguo Cheng, Ruilong Xie, Julien Frougier, Tenko Yamashita | 2021-08-17 |
| 11094590 | Structurally stable self-aligned subtractive vias | Sagarika Mukesh, Dominik Metzler, Timothy Mathew Philip | 2021-08-17 |
| 11094580 | Structure and method to fabricate fully aligned via with reduced contact resistance | Kenneth Chun Kuen Cheng, Koichi Motoyama, Chih-Chao Yang | 2021-08-17 |
| 11092551 | Staircase surface-enhanced raman scattering substrate | Kangguo Cheng, Ruilong Xie, Juntao Li | 2021-08-17 |
| 11069680 | FinFET-based integrated circuits with reduced parasitic capacitance | Ruilong Xie, Juntao Li, Kangguo Cheng | 2021-07-20 |
| 11069677 | Semiconductor device comprising metal-insulator-metal (MIM) capacitor | Ruilong Xie, Kangguo Cheng, Juntao Li | 2021-07-20 |
| 11043411 | Integration of air spacer with self-aligned contact in transistor | Ruilong Xie, Julien Frougier, Kangguo Cheng | 2021-06-22 |