Issued Patents 2024
Showing 1–22 of 22 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12182488 | Semiconductor device including standard-cell-adapted power grid arrangement | Hiranmay Biswas, Chin-Shen Lin, Kuo-Nan Yang | 2024-12-31 |
| 12176288 | Semiconductor device including frontside power mesh and backside power mesh and manufacturing method thereof | Wan-Yu Lo, Chin-Shen Lin, Chi-Yu Lu, Kuo-Nan Yang, Chih-Liang Chen | 2024-12-24 |
| 12175180 | Systems and methods for context aware circuit design | Li-Chung Hsu, Yen-Pin Chen, Sung-Yen Yeh, Jerry Chang Jui Kao | 2024-12-24 |
| 12131109 | Block level design method for heterogeneous PG-structure cells | Yen-Hung Lin, Yuan-Te Hou | 2024-10-29 |
| 12112117 | Method of manufacturing a semiconductor device including PG-aligned cells | Hiranmay Biswas, Kuo-Nan Yang | 2024-10-08 |
| 12106030 | Method of forming merged pillar structures and method of generating layout diagram of same | Hiranmay Biswas, Kuo-Nan Yang, Yi-Kan Cheng | 2024-10-01 |
| 12107048 | Layouts for conductive layers in integrated circuits | Wan-Yu Lo, Chin-Shen Lin, Kuo-Nan Yang, Meng-Xiang Lee, Hao-Tien Kan +1 more | 2024-10-01 |
| 12093625 | Integrated circuit design method, system and computer program product | Wan-Yu Lo, Kuo-Nan Yang, Chin-Shen Lin | 2024-09-17 |
| 12087690 | Integrated circuit having a high cell density | Sheng-Hsiung Chen, Fong-Yuan Chang, Lee-Chung Lu, Li-Chun Tien, Po-Hsiang Huang +6 more | 2024-09-10 |
| 12086522 | Method of generating netlist including proximity-effect-inducer (PEI) parameters | Yen-Pin Chen, Florentin Dartu, Wei-Chih Hsieh, Tzu-Hen Lin | 2024-09-10 |
| 12067337 | Power grid, IC and method for placing power grid | Hiranmay Biswas, Kuo-Nan Yang | 2024-08-20 |
| 12039242 | Structure and method of non-rectangular cell in semiconductor device | Pochun Wang, Jerry Chang Jui Kao, Jung-Chan Yang, Hui-Zhong Zhuang, Tzu-Ying Lin | 2024-07-16 |
| 12019972 | Method and system of forming semiconductor device | Kuo-Nan Yang, Wan-Yu Lo, Hiranmay Biswas | 2024-06-25 |
| 12008302 | Integrated circuit with thicker metal lines on lower metallization layer | Kuang-Hung Chang, Yuan-Te Hou, Yung-Chin Hou | 2024-06-11 |
| 11943939 | Integrated circuit device and method | Meng-Kai Hsu, Jerry Chang Jui Kao, Chin-Shen Lin, Ming-Tao Yu, Tzu-Ying Lin | 2024-03-26 |
| 11942469 | Backside conducting lines in integrated circuits | Wei-An Lai, Shih-Wei Peng, Te-Hsin Chiu, Jiann-Tyng Tzeng | 2024-03-26 |
| 11935833 | Method of forming power grid structures | Hiranmay Biswas, Chi-Yeh Yu, Kuo-Nan Yang, Stefan Rusu, Chin-Shen Lin | 2024-03-19 |
| 11929331 | Routing structure | Chin-Shen Lin, Wan-Yu Lo, Meng-Xiang Lee, Hao-Tien Kan, Kuo-Nan Yang | 2024-03-12 |
| 11908853 | Integrated circuit and method of generating integrated circuit layout | Fong-Yuan Chang, Kuo-Nan Yang, Lee-Chung Lu, Sheng-Fong Chen, Po-Hsiang Huang +3 more | 2024-02-20 |
| 11907007 | Clock signal distribution system, integrated circuit device and method | Jerry Chang Jui Kao, Huang-Yu Chen, Sheng-Hsiung Chen, Jack Liu, Yung-Chen Chien +1 more | 2024-02-20 |
| 11893333 | Hybrid sheet layout, method, system, and structure | Shang-Wei Fang, Kam-Tou Sio, Wei-Cheng Lin, Jiann-Tyng Tzeng, Lee-Chung Lu +1 more | 2024-02-06 |
| 11861284 | Conductor scheme selection and track planning for mixed-diagonal-manhattan routing | Sheng-Hsiung Chen, Huang-Yu Chen, Jerry Chang Jui Kao | 2024-01-02 |