Issued Patents All Time
Showing 126–150 of 234 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 9705498 | On-die termination | — | 2017-07-11 |
| 9704560 | Memory component with staggered power-down exit | Lei Luo, Liji Gopalakrishnan | 2017-07-11 |
| 9691454 | Memory controller with phase adjusted clock for performing memory operations | Lei Luo | 2017-06-27 |
| 9691447 | Memory controller with staggered request signal output | Bret G. Stott, Benedict Lau | 2017-06-27 |
| 9666250 | Memory signal buffers and modules supporting variable access granularity | — | 2017-05-30 |
| 9665507 | Protocol including a command-specified timing reference signal | Thomas J. Giovannini | 2017-05-30 |
| 9660648 | On-die termination control | Kyung Suk Oh | 2017-05-23 |
| 9652409 | Memory access during memory calibration | Frederick A. Ware | 2017-05-16 |
| 9632956 | Expandable asymmetric-channel memory system | Arun Vaidyanath, Sanku Mukherjee | 2017-04-25 |
| 9575835 | Error correction in a memory device | Thomas Vogelsang, Suresh Rajan, Frederick A. Ware, Wayne F. Ellis | 2017-02-21 |
| 9570129 | On-die termination of address and command signals | Kyung Suk Oh | 2017-02-14 |
| 9570126 | Memory with deferred fractional row activation | James E. Harris, Thomas Vogelsang, Frederick A. Ware | 2017-02-14 |
| 9563228 | Clock generation for timing communications with ranks of memory devices | Jared L. Zerbe, John Eble | 2017-02-07 |
| 9563583 | Memory system topologies including a buffer device and an integrated circuit memory device | Ely Tsern, Craig E. Hampel | 2017-02-07 |
| 9552865 | Method and apparatus for calibrating write timing in a memory system | Thomas J. Giovannini, Alok Gupta, Steven C. Woo | 2017-01-24 |
| 9502085 | Memory buffers and modules supporting dynamic point-to-point connections | — | 2016-11-22 |
| 9489323 | Folded memory modules | Amir Amirkhany, Suresh Rajan, Ravindranath Kollipara, David A. Secker | 2016-11-08 |
| 9430027 | Power-management for integrated circuits | Lei Luo, Liji Gopalakrishnan | 2016-08-30 |
| 9412428 | Memory components and controllers that calibrate multiphase synchronous timing references | Thomas J. Giovannini, Scott C. Best, Lei Luo | 2016-08-09 |
| 9384152 | Coordinating memory operations using memory-device generated reference signals | Scott C. Best | 2016-07-05 |
| 9385719 | On-die termination | — | 2016-07-05 |
| 9378786 | Memory controller with phase adjusted clock for performing memory operations | Lei Luo | 2016-06-28 |
| 9373384 | Integrated circuit device having programmable input capacitance | Ravindranath Kollipara, Lei Luo | 2016-06-21 |
| 9337835 | Controlling a flash device having time-multiplexed, on-die-terminated signaling interface | Kyung Suk Oh | 2016-05-10 |
| 9336834 | Offsetting clock package pins in a clamshell topology to improve signal integrity | Ravindranath Kollipara | 2016-05-10 |