JL

James Yong Meng Lee

CM Chartered Semiconductor Manufacturing: 14 patents #10 of 191Top 6%
NS National University Of Singapore: 1 patents #7 of 44Top 20%
📍 Singapore, SG: #7 of 540 inventorsTop 2%
Overall (2002): #710 of 266,432Top 1%
14
Patents 2002

Issued Patents 2002

Showing 1–14 of 14 patents

Patent #TitleCo-InventorsDate
6475916 Method of patterning gate electrode with ultra-thin gate dielectric Yun Zhang, Chock Hing Gan, Ravi Sundaresan 2002-11-05
6468877 Method to form an air-gap under the edges of a gate electrode by using disposable spacer/liner Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan +2 more 2002-10-22
6461887 Method to form an inverted staircase STI structure by etch-deposition-etch and selective epitaxial growth Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan +2 more 2002-10-08
6458717 Methods of forming ultra-thin buffer oxide layers for gate dielectrics Xia Li, Yunqzang Zhang 2002-10-01
6455377 Method to form very high mobility vertical channel transistor by selective deposition of SiGe or multi-quantum wells (MQWs) Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan, Yang Pan +2 more 2002-09-24
6440800 Method to form a vertical transistor by selective epitaxial growth and delta doped silicon layers Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-08-27
6436774 Method for forming variable-K gate dielectric Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-08-20
6436770 Method to control the channel length of a vertical transistor by first forming channel using selective epi and source/drain using implantation Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-08-20
6417056 Method to form low-overlap-capacitance transistors by forming microtrench at the gate edge Elgin Quek, Ravi Sundaresan, Yang Pan, Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep +2 more 2002-07-09
6417054 Method for fabricating a self aligned S/D CMOS device on insulated layer by forming a trench along the STI and fill with oxide Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan, Yang Pan +2 more 2002-07-09
6406945 Method for forming a transistor gate dielectric with high-K and low-K regions Ying-Keung Leung, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-06-18
6403484 Method to achieve STI planarization Victor Lim, Lap Chan, Chen Feng, Wang Ling Goh 2002-06-11
6391720 Process flow for a performance enhanced MOSFET with self-aligned, recessed channel Sneedharan Pillai Sneelal, Francis Poh, Alex See, C. K. Lau, Ganesh Samudra 2002-05-21
6380088 Method to form a recessed source drain on a trench side wall with a replacement gate technique Lap Chan, Elgin Quek, Ravi Sundaresan, Yang Pan, Ying-Keung Leung +2 more 2002-04-30