YL

Ying-Keung Leung

CM Chartered Semiconductor Manufacturing: 12 patents #15 of 191Top 8%
Overall (2002): #946 of 266,432Top 1%
12
Patents 2002

Issued Patents 2002

Showing 1–12 of 12 patents

Patent #TitleCo-InventorsDate
6492726 Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection Shyue Fong Quek, Sang Yee Loong, Ting Cheong Ang 2002-12-10
6468877 Method to form an air-gap under the edges of a gate electrode by using disposable spacer/liner Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan +2 more 2002-10-22
6461900 Method to form a self-aligned CMOS inverter using vertical device integration Ravi Sundaresan, Yang Pan, James Lee Yong Meng, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng +2 more 2002-10-08
6461887 Method to form an inverted staircase STI structure by etch-deposition-etch and selective epitaxial growth Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan +2 more 2002-10-08
6455377 Method to form very high mobility vertical channel transistor by selective deposition of SiGe or multi-quantum wells (MQWs) Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan, Yang Pan +2 more 2002-09-24
6440800 Method to form a vertical transistor by selective epitaxial growth and delta doped silicon layers James Yong Meng Lee, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-08-27
6436774 Method for forming variable-K gate dielectric James Yong Meng Lee, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-08-20
6436770 Method to control the channel length of a vertical transistor by first forming channel using selective epi and source/drain using implantation Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan +2 more 2002-08-20
6417056 Method to form low-overlap-capacitance transistors by forming microtrench at the gate edge Elgin Quek, Ravi Sundaresan, Yang Pan, James Yong Meng Lee, Yelehanka Ramachandramurthy Pradeep +2 more 2002-07-09
6417054 Method for fabricating a self aligned S/D CMOS device on insulated layer by forming a trench along the STI and fill with oxide Jia Zhen Zheng, Lap Chan, Elgin Quek, Ravi Sundaresan, Yang Pan +2 more 2002-07-09
6406945 Method for forming a transistor gate dielectric with high-K and low-K regions James Yong Meng Lee, Yelehanka Ramachandramurthy Pradeep, Jia Zhen Zheng, Lap Chan, Elgin Quek +2 more 2002-06-18
6380088 Method to form a recessed source drain on a trench side wall with a replacement gate technique Lap Chan, Elgin Quek, Ravi Sundaresan, Yang Pan, James Yong Meng Lee +2 more 2002-04-30