DS

David John Seibert

CS Cadence Design Systems: 2 patents #781 of 2,263Top 35%
SY Synopsys: 1 patents #1,143 of 2,302Top 50%
📍 Mountain View, CA: #5,146 of 11,022 inventorsTop 50%
🗺 California: #149,087 of 386,348 inventorsTop 40%
Overall (All Time): #1,533,157 of 4,157,543Top 40%
3
Patents All Time

Issued Patents All Time

Showing 1–3 of 3 patents

Patent #TitleCo-InventorsDate
10360341 Integrated metal layer aware optimization of integrated circuit designs Abhijeet Chakraborty, Pingkan Fok, Ramoji Karumuri Rao 2019-07-23
8782591 Physically aware logic synthesis of integrated circuit designs Tsuwei Ku, Huey-Yih Wang, Hua Song, Kai Zhu, Yu-Fang Chung +1 more 2014-07-15
7559040 Optimization of combinational logic synthesis through clock latency scheduling Christoph Albrecht, Andreas Kuehlmann, Sascha Richter 2009-07-07