FH

Fu-Chang Hsu

AT Aplus Flash Technology: 79 patents #2 of 13Top 20%
NS Neo Semiconductor: 22 patents #1 of 1Top 100%
AC Aplus Integrated Circuits: 15 patents #2 of 3Top 70%
📍 San Jose, CA: #141 of 32,062 inventorsTop 1%
🗺 California: #1,310 of 386,348 inventorsTop 1%
Overall (All Time): #8,240 of 4,157,543Top 1%
131
Patents All Time

Issued Patents All Time

Showing 76–100 of 131 patents

Patent #TitleCo-InventorsDate
7102929 Monolithic, combo nonvolatile memory allowing byte, page and block write with no disturb and divided-well in the cell array using a unified cell structure and technology with a new scheme of decoder and layout Peter Wung Lee, Hsing-Ya Tsao, Han-Rei Ma, Koucheng Wu 2006-09-05
7075826 Monolithic, combo nonvolatile memory allowing byte, page and block write with no disturb and divided-well in the cell array using a unified cell structure and technology with a new scheme of decoder and layout Peter Wung Lee, Hsing-Ya Tsao, Han-Rei Ma, Koucheng Wu 2006-07-11
7064978 Monolithic, combo nonvolatile memory allowing byte, page and block write with no disturb and divided-well in the cell array using a unified cell structure and technology with a new scheme of decoder and layout Peter Wung Lee, Hsing-Ya Tsao, Han-Rei Ma 2006-06-20
6906376 EEPROM cell structure and array architecture Hsing-Ya Tsao 2005-06-14
6862223 MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT Peter Wung Lee, Hsing-Ya Tsao, Han-Rei Ma, Koucheng Wu 2005-03-01
6850438 Combination nonvolatile memory using unified technology with byte, page and block write and simultaneous read and write operations Peter Wung Lee, Hsing-Ya Tsao, Han-Rei Ma 2005-02-01
6839278 Highly-integrated flash memory and mask ROM array architecture Peter Wung Lee 2005-01-04
6818491 Set of three level concurrent word line bias conditions for a NOR type flash memory array Peter Wung Lee, Hsing-Ya Tsao, Mervyn Wong 2004-11-16
6788611 Flash memory array structure suitable for multiple simultaneous operations Peter Wung Lee, Hsing-Ya Tsao 2004-09-07
6788612 Flash memory array structure suitable for multiple simultaneous operations Peter Wung Lee, Hsing-Ya Tsao 2004-09-07
6777292 Set of three level concurrent word line bias conditions for a NOR type flash memory array Peter Wung Lee, Hsing-Ya Tsao, Mervyn Wong 2004-08-17
6757196 Two transistor flash memory cell for use in EEPROM arrays with a programmable logic device Hsing-Ya Tsao, Peter Wung Lee 2004-06-29
6714457 Parallel channel programming scheme for MLC flash memory Peter Wung Lee, Hsing-Ya Tsao 2004-03-30
6687154 Highly-integrated flash memory and mask ROM array architecture Peter Wung Lee 2004-02-03
6660585 Stacked gate flash memory cell with reduced disturb conditions Peter Wung Lee, Hsing-Ya Tsao, Vei-Han Chan, Hung-Sheng Chen 2003-12-09
6628563 Flash memory array for multiple simultaneous operations Peter Wung Lee, Hsing-Ya Tsao 2003-09-30
6620682 Set of three level concurrent word line bias conditions for a nor type flash memory array Peter Wung Lee, Hsing-Ya Tsao, Mervyn Wong 2003-09-16
6584034 Flash memory array structure suitable for multiple simultaneous operations Peter Wung Lee, Hsing-Ya Tsao 2003-06-24
6574152 Circuit design for accepting multiple input voltages for flash EEPROM memory operations Peter Wung Lee, Hsing-Ya Tsao 2003-06-03
6556481 3-step write operation nonvolatile semiconductor one-transistor, nor-type flash EEPROM memory cell Hsing-Ya Tsao, Peter Wung Lee, Mervyn Wong 2003-04-29
6515910 Bit-by-bit Vt-correction operation for nonvolatile semiconductor one-transistor cell, nor-type flash EEPROM Peter Wung Lee, Hsing-Ya Tsao, Tam Tran 2003-02-04
6498752 Three step write process used for a nonvolatile NOR type EEPROM memory Hsing-Ya Tsao, Peter Wung Lee 2002-12-24
6381670 Flash memory array having maximum and minimum threshold voltage detection for eliminating over-erasure problem and enhancing write operation Peter Wung Lee, Hsing-Ya Tsao, Wen-Tan Fan 2002-04-30
6275417 Multiple level flash memory Peter Wung Lee, Hsing-Ya Tsao 2001-08-14
6262622 Breakdown-free high voltage input circuitry Peter Wung Lee, Hsing-Ya Tsao, Vei-Han Chan, Hung-Sheng Chen 2001-07-17