Issued Patents 2024
Showing 51–75 of 75 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 11942133 | Pedestal-based pocket integration process for embedded memory | Noriyuki Sato, Tanay Gosavi, Niloy Mukherjee, Amrita Mathuriya, Rajeev Kumar Dokania | 2024-03-26 |
| 11922105 | Computer-aided design tool for minimum gate count initialization | Ikenna Odinaka, Darshak Doshi, Rajeev Kumar Dokania, Amrita Mathuriya | 2024-03-05 |
| 11916149 | Doped polar layers and semiconductor device incorporating same | Ramesh Ramamoorthy, Gaurav Thareja | 2024-02-27 |
| 11908943 | Manganese-doped perovskite layers and semiconductor device incorporating same | Ramesh Ramamoorthy, Gaurav Thareja | 2024-02-20 |
| 11910618 | Multi-element ferroelectric gain memory bit-cell having stacked and folded non-planar capacitors | Rajeev Kumar Dokania, Amrita Mathuriya, Debo Olaosebikan, Tanay Gosavi, Noriyuki Sato | 2024-02-20 |
| 11909391 | Asynchronous completion tree circuit using multi-function threshold gate with input based adaptive threshold | Amrita Mathuriya, Nabil Imam, Ikenna Odinaka, Rafael Rios, Rajeev Kumar Dokania | 2024-02-20 |
| 11908704 | Method of fabricating a perovskite-material based planar capacitor using rapid thermal annealing (RTA) methodologies | Niloy Mukherjee, Somilkumar J. Rathi, Jason Y. Wu, Pratyush Pandey, Zeying Ren +8 more | 2024-02-20 |
| 11899613 | Method and apparatus to process an instruction for a distributed logic having tightly coupled accelerator core and processor core in a multi-dimensional packaging | Amrita Mathuriya, Christopher B. Wilkerson, Rajeev Kumar Dokania, Debo Olaosebikan | 2024-02-13 |
| 11903219 | Multi-element ferroelectric gain memory bit-cell having stacked and folded planar capacitors | Rajeev Kumar Dokania, Amrita Mathuriya, Debo Olaosebikan, Tanay Gosavi, Noriyuki Sato | 2024-02-13 |
| 11901891 | Asynchronous consensus circuit with stacked ferroelectric planar capacitors | Amrita Mathuriya, Nabil Imam, Ikenna Odinaka, Rafael Rios, Rajeev Kumar Dokania | 2024-02-13 |
| 11894417 | Method of fabricating a perovskite-material based trench capacitor using rapid thermal annealing (RTA) methodologies | Niloy Mukherjee, Somilkumar J. Rathi, Jason Y. Wu, Pratyush Pandey, Zeying Ren +8 more | 2024-02-06 |
| 11888066 | Doped polar layers and semiconductor device incorporating same | Ramesh Ramamoorthy, Gaurav Thareja | 2024-01-30 |
| 11888479 | Non-linear polar material based low power multiplier with NOR and NAND gate based reset mechanism | Amrita Mathuriya, Rafael Rios, Ikenna Odinaka, Rajeev Kumar Dokania | 2024-01-30 |
| 11888067 | B-site doped perovskite layers and semiconductor device incorporating same | Ramesh Ramamoorthy, Gaurav Thareja | 2024-01-30 |
| 11875836 | Apparatus and method for endurance of non-volatile memory banks via wear leveling with linear indexing | Christopher B. Wilkerson, Rajeev Kumar Dokania, Amrita Mathuriya | 2024-01-16 |
| 11869843 | Integrated trench and via electrode for memory device applications and methods of fabrication | Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Rajeev Kumar Dokania +2 more | 2024-01-09 |
| 11871584 | Multi-level hydrogen barrier layers for memory applications | Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Rajeev Kumar Dokania +2 more | 2024-01-09 |
| 11871583 | Ferroelectric memory devices | Noriyuki Sato, Tanay Gosavi, Niloy Mukherjee, Amrita Mathuriya, Rajeev Kumar Dokania | 2024-01-09 |
| 11869928 | Dual hydrogen barrier layer for memory devices | Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Rajeev Kumar Dokania +2 more | 2024-01-09 |
| 11869562 | Apparatus and method for endurance of non-volatile memory banks via wear leveling in a round robin fashion | Christopher B. Wilkerson, Rajeev Kumar Dokania, Amrita Mathuriya | 2024-01-09 |
| 11861279 | Computer-aided design tool for inverter minimization | Ikenna Odinaka, Darshak Doshi, Rajeev Kumar Dokania, Amrita Mathuriya | 2024-01-02 |
| 11863184 | Asynchronous validity tree circuit using multi-function threshold gate with input based adaptive threshold | Amrita Mathuriya, Nabil Imam, Ikenna Odinaka, Rafael Rios, Rajeev Kumar Dokania | 2024-01-02 |
| 11863183 | Low power non-linear polar material based threshold logic gate multiplier | Yuan-Sheng Fang, Robert Menezes, Rajeev Kumar Dokania, Gaurav Thareja, Ramamoorthy Ramesh +1 more | 2024-01-02 |
| 11862517 | Integrated trench and via electrode for memory device applications | Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Rajeev Kumar Dokania +2 more | 2024-01-02 |
| 11861278 | Computer-aided design tool for gate pruning | Ikenna Odinaka, Darshak Doshi, Rajeev Kumar Dokania, Amrita Mathuriya | 2024-01-02 |