RD

Rajeev Kumar Dokania

KC Kepler Computing: 63 patents #3 of 28Top 15%
📍 Beaverton, OR: #2 of 530 inventorsTop 1%
🗺 Oregon: #5 of 4,306 inventorsTop 1%
Overall (2024): #259 of 561,600Top 1%
64
Patents 2024

Issued Patents 2024

Showing 51–64 of 64 patents

Patent #TitleCo-InventorsDate
11899613 Method and apparatus to process an instruction for a distributed logic having tightly coupled accelerator core and processor core in a multi-dimensional packaging Amrita Mathuriya, Christopher B. Wilkerson, Debo Olaosebikan, Sasikanth Manipatruni 2024-02-13
11894417 Method of fabricating a perovskite-material based trench capacitor using rapid thermal annealing (RTA) methodologies Niloy Mukherjee, Somilkumar J. Rathi, Jason Y. Wu, Pratyush Pandey, Zeying Ren +8 more 2024-02-06
11888479 Non-linear polar material based low power multiplier with NOR and NAND gate based reset mechanism Amrita Mathuriya, Rafael Rios, Ikenna Odinaka, Sasikanth Manipatruni 2024-01-30
11875836 Apparatus and method for endurance of non-volatile memory banks via wear leveling with linear indexing Christopher B. Wilkerson, Sasikanth Manipatruni, Amrita Mathuriya 2024-01-16
11869843 Integrated trench and via electrode for memory device applications and methods of fabrication Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Somilkumar J. Rathi +2 more 2024-01-09
11871584 Multi-level hydrogen barrier layers for memory applications Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Somilkumar J. Rathi +2 more 2024-01-09
11871583 Ferroelectric memory devices Noriyuki Sato, Tanay Gosavi, Niloy Mukherjee, Amrita Mathuriya, Sasikanth Manipatruni 2024-01-09
11869928 Dual hydrogen barrier layer for memory devices Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Somilkumar J. Rathi +2 more 2024-01-09
11869562 Apparatus and method for endurance of non-volatile memory banks via wear leveling in a round robin fashion Christopher B. Wilkerson, Sasikanth Manipatruni, Amrita Mathuriya 2024-01-09
11861279 Computer-aided design tool for inverter minimization Ikenna Odinaka, Sasikanth Manipatruni, Darshak Doshi, Amrita Mathuriya 2024-01-02
11863184 Asynchronous validity tree circuit using multi-function threshold gate with input based adaptive threshold Amrita Mathuriya, Nabil Imam, Ikenna Odinaka, Rafael Rios, Sasikanth Manipatruni 2024-01-02
11863183 Low power non-linear polar material based threshold logic gate multiplier Sasikanth Manipatruni, Yuan-Sheng Fang, Robert Menezes, Gaurav Thareja, Ramamoorthy Ramesh +1 more 2024-01-02
11862517 Integrated trench and via electrode for memory device applications Noriyuki Sato, Niloy Mukherjee, Mauricio Manfrini, Tanay Gosavi, Somilkumar J. Rathi +2 more 2024-01-02
11861278 Computer-aided design tool for gate pruning Ikenna Odinaka, Sasikanth Manipatruni, Darshak Doshi, Amrita Mathuriya 2024-01-02