PH

Peter J. Hopper

NS National Semiconductor: 213 patents #1 of 2,238Top 1%
TI Texas Instruments: 16 patents #831 of 12,488Top 7%
Eastman Kodak: 6 patents #1,782 of 8,114Top 25%
FO Foveon: 2 patents #17 of 65Top 30%
📍 San Jose, CA: #41 of 32,062 inventorsTop 1%
🗺 California: #389 of 386,348 inventorsTop 1%
Overall (All Time): #2,262 of 4,157,543Top 1%
238
Patents All Time

Issued Patents All Time

Showing 176–200 of 238 patents

Patent #TitleCo-InventorsDate
6956269 Spin-polarization of carriers in semiconductor materials for spin-based microelectronic devices Vladislav Vashchenko, Michael Mian 2005-10-18
6952039 ESD protection snapback structure for overvoltage self-protecting I/O cells Vladislav Vashchenko, Ann Concannon, Marcel ter Beek 2005-10-04
6946690 High holding voltage ESD protection structure and method Vladislav Vashchenko, Ann Concannon 2005-09-20
6947331 Method of erasing an EEPROM cell utilizing a frequency/time domain based erased signal Yuri Mirgorodski, Vladislav Vashchenko 2005-09-20
6940133 Integrated trim structure utilizing dynamic doping Philipp Lindorfer, Vladislav Vashchenko, Robert Drury 2005-09-06
6933588 High performance SCR-like BJT ESD protection structure Vladislav Vashchenko, Ann Concannon, Marcel ter Beek 2005-08-23
6933562 Power transistor structure with non-uniform metal widths Philipp Lindorfer, Vladislav Vashchenko, Andy Strachan 2005-08-23
6924167 Method of forming a bandgap tuned vertical color imager cell Philipp Lindorfer 2005-08-02
6919588 High-voltage silicon controlled rectifier structure with improved punch through resistance Vladislav Vashchenko, Andy Strachan, Philipp Lindorfer 2005-07-19
6911679 LVTSCR with compact design Vladislav Vashchenko, Ann Concannon, Marcel ter Beek 2005-06-28
6906357 Electrostatic discharge (ESD) protection structure with symmetrical positive and negative ESD protection Vladislav Vashchenko, Marcel ter Beek, Ann Concannon 2005-06-14
6903978 Method of PMOS stacked-gate memory cell programming enhancement utilizing stair-like pulses of control gate voltage Yuri Mirgorodski, Vladislav Vashchenko 2005-06-07
6903979 Efficient method of PMOS stacked-gate memory cell programming utilizing feedback control of substrate current Yuri Mirgorodski, Vladislav Vashchenko, Douglas Brisbin 2005-06-07
6894881 ESD protection methods and devices using additional terminal in the diode structures Vladislav Vashchenko, Ann Concannon 2005-05-17
6864581 Etched metal trace with reduced RF impendance resulting from the skin effect Peter Johnson, Kyuwoon Hwang, Michael Mian, Robert Drury 2005-03-08
6864582 Semiconductor interconnect and method of providing interconnect using a contact region Vladislav Vashchenko, Philipp Lindorfer, Andy Strachan, Peter Johnson 2005-03-08
6861306 Method of forming a split-gate memory cell with a tip in the middle of the floating gate Yuri Mirgorodski 2005-03-01
6862216 Non-volatile memory cell with gated diode and MOS transistor and method for using such cell Yuri Mirgorodski, Vladislav Vashchenko 2005-03-01
6862720 Interconnect exhibiting reduced parasitic capacitance variation 2005-03-01
6855968 High-speed photon detector and no cost method of forming the detector Philipp Lindorfer, Vladislav Vashchenko 2005-02-15
6853079 Conductive trace with reduced RF impedance resulting from the skin effect Peter Johnson, Kyuwoon Hwang, Michael Mian, Robert Drury 2005-02-08
6853053 BJT based ESD protection structure with improved current stability Vladislav Vashchenko, Ann Concannon, Marcel ter Beek 2005-02-08
6852562 Low-cost method of forming a color imager Robert Drury, Philipp Lindorfer, Vladislav Vashchenko 2005-02-08
6844585 Circuit and method of forming the circuit having subsurface conductors Vladislav Vashchenko, Philipp Lindorfer, Andy Strachan 2005-01-18
6841829 Self protecting bipolar SCR Vladislav Vashchenko, Ann Concannon, Marcel ter Beek 2005-01-11