BN

Bai Nguyen

LS Lattice Semiconductor: 15 patents #29 of 544Top 6%
VA Vantis: 13 patents #7 of 24Top 30%
GP Globalfoundries Singapore Pte.: 10 patents #77 of 828Top 10%
ES Empower Semiconductor: 3 patents #8 of 15Top 55%
AM AMD: 1 patents #5,683 of 9,279Top 65%
📍 Singapore, CA: #30 of 327 inventorsTop 10%
Overall (All Time): #72,903 of 4,157,543Top 2%
42
Patents All Time

Issued Patents All Time

Showing 26–42 of 42 patents

Patent #TitleCo-InventorsDate
6526558 Methods for configuring FPGA's having variable grain blocks and shared logic for providing symmetric routing of result output to differently-directed and tristateable interconnect resources Om P. Agrawal, Bradley A. Sharpe-Geisler, Herman M. Chang, Giap H. Tran 2003-02-25
6249144 Methods for configuring FPGA's having variable grain components for providing time-shared access to interconnect resources Om P. Agrawal, Bradley A. Sharpe-Geisler, Herman M. Chang, Giap H. Tran 2001-06-19
6228696 Semiconductor-oxide-semiconductor capacitor formed in integrated circuit Bradley A. Sharpe-Geisler 2001-05-08
6216257 FPGA device and method that includes a variable grain function architecture for implementing configuration logic blocks and a complimentary variable length interconnect architecture for providing configurable routing between configuration logic blocks Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler, Giap H. Tran 2001-04-10
6211695 FPGA integrated circuit having embedded SRAM memory blocks with registered address and data input sections Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler 2001-04-03
6204686 Methods for configuring FPGA's having variable grain blocks and shared logic for providing symmetric routing of result output to differently-directed and tristateable interconnect resources Om P. Agrawal, Bradley A. Sharpe-Geisler, Herman M. Chang, Giap H. Tran 2001-03-20
6181163 FPGA integrated circuit having embedded SRAM memory blocks and interconnect channel for broadcasting address and control signals Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler 2001-01-30
6163168 Efficient interconnect network for use in FPGA device having variable grain architecture Om P. Agrawal, Bradley A. Sharpe-Geisler, Jack T. Wong, Herman M. Chang 2000-12-19
6154051 Tileable and compact layout for super variable grain blocks within FPGA device Om P. Agrawal, Bradley A. Sharpe-Geisler, Jack T. Wong, Herman M. Chang, Giap H. Tran 2000-11-28
6130551 Synthesis-friendly FPGA architecture with variable length and variable timing interconnect Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler, Giap H. Tran 2000-10-10
6127843 Dual port SRAM memory for run time use in FPGA integrated circuits Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler 2000-10-03
6124730 Methods for configuring FPGA's having variable grain components for providing time-shared access to interconnect resources Om P. Agrawal, Bradley A. Sharpe-Geisler, Herman M. Chang, Giap H. Tran 2000-09-26
6100715 Methods for configuring FPGA's having variable grain blocks and logic for providing time-shared access to interconnect resources Om P. Agrawal, Bradley A. Sharpe-Geisler, Herman M. Chang, Giap H. Tran 2000-08-08
6097664 Multi-port SRAM cell array having plural write paths including for writing through addressable port and through serial boundary scan Bradley A. Sharpe-Geisler, Herman M. Chang, Om P. Agrawal 2000-08-01
6081473 FPGA integrated circuit having embedded sram memory blocks each with statically and dynamically controllable read mode Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler 2000-06-27
6034544 Programmable input/output block (IOB) in FPGA integrated circuits Om P. Agrawal, Herman M. Chang, Bradley A. Sharpe-Geisler 2000-03-07
5408145 Low power consumption and high speed NOR gate integrated circuit 1995-04-18