MP

Mithunjoy Parui

CS Cadence Design Systems: 1 patents #62 of 259Top 25%
📍 Mountain View, CA: #456 of 1,245 inventorsTop 40%
🗺 California: #14,783 of 41,698 inventorsTop 40%
Overall (2011): #212,303 of 364,097Top 60%
1
Patents 2011

Issued Patents 2011

Showing 1–1 of 1 patents

Patent #TitleCo-InventorsDate
7886238 Visual yield analysis of intergrated circuit layouts Harsh Sharma, Rajeev Srivastava, Srinivas R. Kommoori, Bharat Bhushan, Albert Y. Lee 2011-02-08