Issued Patents 2002
Showing 1–15 of 15 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 6501137 | Electrostatic discharge protection circuit triggered by PNP bipolar action | Ta-Lee Yu | 2002-12-31 |
| 6480414 | Multi-level memory cell | Hong-Chin Lin, Tai-Yuan Chen | 2002-11-12 |
| 6476451 | Buried guard rings for CMOS device | — | 2002-11-05 |
| 6469362 | High-gain pnp bipolar junction transistor in a CMOS device and method for forming the same | Wen-Ying Wen | 2002-10-22 |
| 6465294 | Self-aligned process for a stacked gate RF MOSFET device | Chaochieh Tsai, Chung-Long Chang, Ju-Yu Chang | 2002-10-15 |
| 6459613 | Current-mode identifying circuit for multilevel flash memories | Hongchin Lin, Chein-Zhi Chen | 2002-10-01 |
| 6444517 | High Q inductor with Cu damascene via/trench etching simultaneous module | Heng-Ming Hsu, Chaochieh Tsai, Ssu-Pin Ma, Chao-Cheng Chen, Liang-Kun Huang | 2002-09-03 |
| 6436787 | Method of forming crown-type MIM capacitor integrated with the CU damascene process | Wong-Cheng Shih, Tzyh-Cheang Lee, Wenchi Ting, Chih-Hsien Lin | 2002-08-20 |
| 6426250 | High density stacked MIM capacitor structure | Tzyh-Cheang Lee, Chih-Hsien Lin, Chi-Feng Huang | 2002-07-30 |
| 6424183 | Current comparator | Hong-Chin Lin, Jie-Hau Huang | 2002-07-23 |
| 6414361 | Buried shallow trench isolation and method for forming the same | Shi-Tron Lin | 2002-07-02 |
| 6404030 | Chain gate MOS structure | Ssu-Pin Ma | 2002-06-11 |
| 6359501 | Charge-pumping circuits for a low-supply voltage | Hongchin Lin, Kai-Hsun Chang | 2002-03-19 |
| 6355962 | CMOS FET with P-well with P- type halo under drain and counterdoped N- halo under source region | Mong-Song Liang | 2002-03-12 |
| 6348714 | Soi structure with a body contact | Hongchin Lin | 2002-02-19 |