RK

Rohit Kapur

SY Synopsys: 4 patents #1 of 48Top 3%
📍 Cupertino, CA: #53 of 620 inventorsTop 9%
🗺 California: #1,357 of 26,763 inventorsTop 6%
Overall (2002): #12,628 of 266,432Top 5%
4
Patents 2002

Issued Patents 2002

Showing 1–4 of 4 patents

Patent #TitleCo-InventorsDate
6453437 Method and system for performing transition fault simulation along long circuit paths for high-quality automatic test pattern generation Thomas W. Williams, John A. Waicukauski, Peter Wohl 2002-09-17
6434733 System and method for high-level test planning for layout Suryanarayana Duggirala, Thomas W. Williams 2002-08-13
6405355 Method for placement-based scan-in and scan-out ports selection Suryanarayana Duggirala, Thomas W. Williams 2002-06-11
6385750 Method and system for controlling test data volume in deterministic test pattern generation Thomas W. Williams, John A. Waicukauski, Peter Wohl 2002-05-07