Issued Patents 1997
Showing 1–16 of 16 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 5694574 | Method and apparatus for performing load operations in a computer system | Jeffery M. Abramson, Haitham Akkary, Andrew F. Glew, Kris G. Konigsfeld, Paul D. Madland | 1997-12-02 |
| 5689674 | Method and apparatus for binding instructions to dispatch ports of a reservation station | James S. Griffith, Shantanu Gupta | 1997-11-18 |
| 5687338 | Method and apparatus for maintaining a macro instruction for refetching in a pipelined processor | Darrell D. Boggs, Robert P. Colwell, Michael A. Fetterman, Andrew F. Glew, Ashwani K. Gupta +1 more | 1997-11-11 |
| 5680572 | Cache memory system having data and tag arrays and multi-purpose buffer assembly with multiple line buffers | Haitham Akkary, Jeffrey M. Abramson, Andrew F. Glew, Kris G. Konigsfeld, Paul D. Madland +2 more | 1997-10-21 |
| 5680565 | Method and apparatus for performing page table walks in a microprocessor capable of processing speculative instructions | Andy Glew, Haitham Akkary | 1997-10-21 |
| 5671444 | Methods and apparatus for caching data in a non-blocking manner using a plurality of fill buffers | Haitham Akkary, Jeffrey M. Abramson, Andrew F. Glew, Kris G. Konigsfeld, Paul D. Madland +2 more | 1997-09-23 |
| 5664137 | Method and apparatus for executing and dispatching store operations in a computer system | Jeffrey M. Abramson, Haitham Akkary, Atig A. Bajwa, Michael A. Fetterman, Andrew F. Glew +4 more | 1997-09-02 |
| 5627985 | Speculative and committed resource files in an out-of-order processor | Michael A. Fetterman, Andrew F. Glew, David B. Papworth, Robert P. Colwell | 1997-05-06 |
| 5623628 | Computer system and method for maintaining memory consistency in a pipelined, non-blocking caching bus request queue | James M. Brayton, Michael W. Rhodehamel, Nitin V. Sarangdhar | 1997-04-22 |
| 5615385 | Method and apparatus for zero extension and bit shifting to preserve register parameters in a microprocessor utilizing register renaming | Michael A. Fetterman, Andrew F. Glew, David B. Papworth, Robert P. Colwell | 1997-03-25 |
| 5613083 | Translation lookaside buffer that is non-blocking in response to a miss for use within a microprocessor capable of processing speculative instructions | Andrew F. Glew, Haitham Akkary | 1997-03-18 |
| 5608885 | Method for handling instructions from a branch prior to instruction decoding in a computer which executes variable-length instructions | Ashwani K. Gupta, Chan Woo Lee | 1997-03-04 |
| 5606670 | Method and apparatus for signalling a store buffer to output buffered store data for a load operation on an out-of-order execution computer system | Jeffrey M. Abramson, Haitham Akkary, Andrew F. Glew, Kris G. Konigsfeld, Paul D. Madland +1 more | 1997-02-25 |
| 5604877 | Method and apparatus for resolving return from subroutine instructions in a computer processor | Bradley D. Hoyt, David B. Papworth, Ashwani K. Gupta, Michael A. Fetterman, Subramanian Natarajan +2 more | 1997-02-18 |
| 5604878 | Method and apparatus for avoiding writeback conflicts between execution units sharing a common writeback path | Robert P. Colwell, Michael A. Fetterman, Andrew F. Glew, Robert W. Martell, David B. Papworth | 1997-02-18 |
| 5604753 | Method and apparatus for performing error correction on data from an external memory | John M. Bauer, Gregory P. Meece, David B. Papworth | 1997-02-18 |