Issued Patents All Time
Showing 1–3 of 3 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 11955980 | Electronic apparatus and method for reducing coarse lock time of phase locked loop (PLL) | Subba Reddy SIDDAMURTHY, Aswani Aditya Kumar Tadinada, Vasu Bevara | 2024-04-09 |
| 11303480 | Method and system for providing an equalizer with a split folded cascode architecture | Subba Reddy SIDDAMURTHY, Aswani Aditya Kumar Tadinada | 2022-04-12 |
| 11190235 | Low-power differential data transmission systems and methods | Aswani Aditya Kumar Tadinada, Jens Kristian Poulsen | 2021-11-30 |