Issued Patents All Time
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12430280 | Mechanism to improve the reliability of sideband in chiplets | Ravindranath DODDI, Umamaheshwaran V, Lekhya Pavani Godavarthi, Harinatha Reddy RAMIREDDY, James Lionel Panian +2 more | 2025-09-30 |
| 12386382 | Reduced training for main band chip module interconnection clock lines | Lekhya Pavani Godavarthi, Ravindranath DODDI, Harinatha Reddy RAMIREDDY, Umamaheshwaran V | 2025-08-12 |
| 12380047 | Expanded data link width for main band chip module connection in alternate modes | Ravindranath DODDI, Umamaheshwaran V, Lekhya Pavani Godavarthi, Harinatha Reddy RAMIREDDY | 2025-08-05 |
| 12314204 | Single clock lane operation for a main band of a die-to-die connection | Ravindranath DODDI, Lekhya Pavani Godavarthi, Umamaheshwaran V, Harinatha Reddy RAMIREDDY | 2025-05-27 |