RK

Ram Krishnamurthy

IN Intel: 178 patents #75 of 30,777Top 1%
IBM: 6 patents #16,453 of 70,183Top 25%
Disney: 2 patents #2,657 of 6,686Top 40%
CU Carnegie Mellon University: 1 patents #637 of 1,507Top 45%
VS Vitesse Semiconductor: 1 patents #46 of 124Top 40%
📍 Portland, OR: #30 of 9,213 inventorsTop 1%
🗺 Oregon: #65 of 28,073 inventorsTop 1%
Overall (All Time): #3,803 of 4,157,543Top 1%
189
Patents All Time

Issued Patents All Time

Showing 151–175 of 189 patents

Patent #TitleCo-InventorsDate
6751141 Differential charge transfer sense amplifier Atila Alvandpour, Manoj Sinha 2004-06-15
6717441 Flash [II]-Domino: a fast dual-rail dynamic logic style Atila Alvandpour, Per Larsson-Edefors, Krishnamurthy Soumyanath 2004-04-06
6707708 Static random access memory with symmetric leakage-compensated bit line Atila Alvandpour, Dinesh Somasekhar, Steven Hsu, Vivek K. De 2004-03-16
6693461 Multiple supply-voltage zipper CMOS logic family with low active leakage power dissipation Steven Hsu 2004-02-17
6690604 Register files and caches with digital sub-threshold leakage current calibration Steven Hsu, Shih-Lien Linus Lu 2004-02-10
6633190 Multi-phase clock generation and synchronization Atila Alvandpour, Daniel Eckerbert 2003-10-14
6628143 Full-swing source-follower leakage tolerant dynamic logic Steven Hsu, Mark A. Anders, Sanu K. Mathew 2003-09-30
6628557 Leakage-tolerant memory arrangements Steven Hsu 2003-09-30
6617892 Single ended interconnect systems Krishnamurthy Soumyanath 2003-09-09
6618316 Pseudo-static single-ended cache cell Steven Hsu 2003-09-09
6614680 Current leakage reduction for loaded bit-lines in on-chip memory structures Atila Alvandpour, Siva G. Narendra 2003-09-02
6614279 Clock receiver circuit for on-die salphasic clocking Mark A. Anders, Krishnamurthy Soumyanath 2003-09-02
6600340 Noise tolerant wide-fanin domino circuits Lei Wang, Rajamohana Hegde 2003-07-29
6597623 Low power architecture for register files Ganesh Balamurugan 2003-07-22
6590801 Current leakage reduction for loaded bit-lines in on-chip memory structures Atila Alvandpour, Siva G. Narendra 2003-07-08
6573756 Active noise-canceling scheme for dynamic circuits Sanu K. Mathew, Mark A. Anders 2003-06-03
6571269 Noise-tolerant digital adder circuit and method Jay Anderson 2003-05-27
6563357 Level converting latch Steven Hsu, Bhaskar P. Chatterjee 2003-05-13
6549040 Leakage-tolerant keeper with dual output generation capability for deep sub-micron wide domino gates Atila Alvandpour, Krishnamurthy Soumyanath 2003-04-15
6519178 Current leakage reduction for loaded bit-lines in on-chip memory structures Atila Alvandpour, Siva G. Narendra 2003-02-11
6510077 Current leakage reduction for loaded bit-lines in on-chip memory structures Atila Alvandpour, Siva G. Narendra 2003-01-21
6510092 Robust shadow bitline circuit technique for high-performance register files Sanu K. Mathew 2003-01-21
6493254 Current leakage reduction for loaded bit-lines in on-chip memory structures Atila Alvandpour, Siva G. Narendra 2002-12-10
6441648 Double data rate dynamic logic Steven Hsu, Shih-Lien Linus Lu 2002-08-27
6404237 Boosted multiplexer transmission gate Sanu K. Mathew, Krishnamurthy Soumyanath 2002-06-11