JC

Jawji Chen

IL Integrated Memory Logic: 3 patents #6 of 23Top 30%
MO Mosys: 2 patents #22 of 45Top 50%
SN Silicon Access Networks: 1 patents #6 of 10Top 60%
Overall (All Time): #862,953 of 4,157,543Top 25%
6
Patents All Time

Issued Patents All Time

Patent #TitleCo-InventorsDate
8161355 Automatic refresh for improving data retention and endurance characteristics of an embedded non-volatile memory in a standard CMOS logic process Stephen Fung, Vithal Rao, Da-Guang Yu, J. Eric Ruetz, Chee Tee Chua +1 more 2012-04-17
8081521 Two bits per cell non-volatile memory architecture Chee Tee Chua, Kameswara K. Rao, Vithal Rao, Da-Guang Yu, J. Eric Ruetz +1 more 2011-12-20
6477592 System for I/O interfacing for semiconductor chip utilizing addition of reference element to each data element in first data stream and interpret to recover data elements of second data stream Shuen-Chin Chang, Yong-Eun Park, Cindy NG, Chiayao S. Tung, Jeongsik Yang 2002-11-05
6324602 Advanced input/output interface for an integrated circuit device using two-level to multi-level signal conversion Shuen-Chin Chang, Yong-Eun Park 2001-11-27
6259634 Pseudo dual-port DRAM for simultaneous read/write access Subramani Kengeri 2001-07-10
6076132 Arbitration method and circuit to increase access without increasing latency 2000-06-13