Issued Patents All Time
Showing 1–15 of 15 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 6189414 | Counter plate and cutting die for die cutting machine | Akinori Yoshizawa, Isamu Katayama | 2001-02-20 |
| 5896501 | Multiprocessor system and parallel processing method for processing data transferred between processors | Masayuki Ikeda, Haruhiko Ueno, Naoki Shinjo, Teruo Utsumi, Kazushige Kobayakawa +4 more | 1999-04-20 |
| 5832261 | Barrier synchronizing mechanism for a parallel data processing control system | Kenichi Ishizaka, Masayuki Katori, Masayuki Ikeda, Hiroshi Komatsuda | 1998-11-03 |
| 5822785 | Data transfer using local and global address translation and authorization | Masayuki Ikeda, Naoki Shinjo, Teruo Utsumi, Masami Dewa, Haruhiko Ueno +2 more | 1998-10-13 |
| 5664104 | Transfer processor including a plurality of failure display units wherein a transfer process is prohibited if failure is indicated in a failure display unit | Naoki Shinjo, Masayuki Ikeda, Haruhiko Ueno, Teruo Utsumi, Kazushige Kobayakawa +3 more | 1997-09-02 |
| 5652905 | Data processing unit | Naoki Shinjo, Masayuki Ikeda, Haruhiko Ueno, Teruo Utsumi, Kazushige Kobayakawa +3 more | 1997-07-29 |
| 5634071 | Synchronous processing method and apparatus for a plurality of processors executing a plurality of programs in parallel | Masami Dewa, Masayuki Ikeda, Haruhiko Ueno, Naoki Shinjo, Teruo Utsumi +3 more | 1997-05-27 |
| 5625846 | Transfer request queue control system using flags to indicate transfer request queue validity and whether to use round-robin system for dequeuing the corresponding queues | Kazushige Kobayakawa, Masayuki Ikeda, Haruhiko Ueno, Naoki Shinjo, Teruo Utsumi +2 more | 1997-04-29 |
| 5623688 | Parallel processing system including instruction processor to execute instructions and transfer processor to transfer data for each user program | Masayuki Ikeda, Naoki Shinjo, Teruo Utsumi, Masami Dewa, Haruhiko Ueno +2 more | 1997-04-22 |
| 5592680 | Abnormal packet processing system | Teruo Utsumi, Masayuki Ikeda, Naoki Shinjo, Masami Dewa, Haruhiko Ueno +2 more | 1997-01-07 |
| 5592628 | Data communication system which guarantees at a transmission station the arrival of transmitted data to a receiving station and method thereof | Haruhiko Ueno, Masayuki Ikeda, Naoki Shinjo, Ken-ichi Ishizaka, Teruo Utsumi +2 more | 1997-01-07 |
| 5572680 | Method and apparatus for processing and transferring data to processor and/or respective virtual processor corresponding to destination logical processor number | Masayuki Ikeda, Naoki Shinjo, Teruo Utsumi, Masami Dewa, Haruhiko Ueno +2 more | 1996-11-05 |
| 5557744 | Multiprocessor system including a transfer queue and an interrupt processing unit for controlling data transfer between a plurality of processors | Kazushige Kobayakawa, Masayuki Ikeda, Haruhiko Ueno, Naoki Shinjo, Teruo Utsumi +2 more | 1996-09-17 |
| 4467226 | Darlington complementary circuit for preventing zero crossover distortion | — | 1984-08-21 |
| 4293941 | Memory access control system in vector processing system | Takatoshi Muraoka, Keiichiro Uchida, Minoru Koshino, Masanori Motegi | 1981-10-06 |