| 11196953 |
Block operations for an image processor having a two-dimensional execution lane array and a two-dimensional shift register |
Albert Meixner, Daniel Frederic Finchelstein, David Patterson, William R. Mark, Ofer Shacham |
2021-12-07 |
| 11190718 |
Line buffer unit for image processor |
Neeti Desai, Albert Meixner, Qiuling Zhu, Ofer Shacham, Daniel Frederic Finchelstein |
2021-11-30 |
| 11153464 |
Two dimensional shift array for image processor |
Ofer Shacham, Albert Meixner, Qiuling Zhu, Daniel Frederic Finchelstein, David Patterson +1 more |
2021-10-19 |
| 11140293 |
Sheet generator for image processor |
Albert Meixner, Ofer Shacham, Qiuling Zhu, Daniel Frederic Finchelstein |
2021-10-05 |
| 11138013 |
Energy efficient processor core architecture for image processor |
Albert Meixner, Ofer Shacham, Daniel Frederic Finchelstein, Qiuling Zhu |
2021-10-05 |
| 10998070 |
Shift register with reduced wiring complexity |
— |
2021-05-04 |
| 10884959 |
Way partitioning for a system-level cache |
Vinod Chamarty, Xiaoyu Ma, Hongil Yoon, Keith Robert Pflederer, Weiping Liao +5 more |
2021-01-05 |