Issued Patents 2020
Showing 1–16 of 16 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 10879357 | Method for making a semiconductor device having a hyper-abrupt junction region including a superlattice | Marek Hytha, Robert J. Mears | 2020-12-29 |
| 10879356 | Method for making a semiconductor device including enhanced contact structures having a superlattice | Robert John Stephenson, Dmitri A. Choutov, Nyles Wynn Cody, Daniel J. Connelly, Robert J. Mears +1 more | 2020-12-29 |
| 10868120 | Method for making a varactor with hyper-abrupt junction region including a superlattice | Marek Hytha, Robert J. Mears | 2020-12-15 |
| 10854717 | Method for making a FINFET including source and drain dopant diffusion blocking superlattices to reduce contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-12-01 |
| 10847618 | Semiconductor device including body contact dopant diffusion blocking superlattice having reduced contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-11-24 |
| 10840336 | Semiconductor device with metal-semiconductor contacts including oxygen insertion layer to constrain dopants and related methods | Daniel J. Connelly, Marek Hytha, Hideki Takeuchi, Robert J. Mears | 2020-11-17 |
| 10840335 | Method for making semiconductor device including body contact dopant diffusion blocking superlattice to reduce contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-11-17 |
| 10840337 | Method for making a FINFET having reduced contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-11-17 |
| 10840388 | Varactor with hyper-abrupt junction region including a superlattice | Marek Hytha, Robert J. Mears | 2020-11-17 |
| 10825901 | Semiconductor devices including hyper-abrupt junction region including a superlattice | Marek Hytha, Robert J. Mears | 2020-11-03 |
| 10825902 | Varactor with hyper-abrupt junction region including spaced-apart superlattices | Marek Hytha, Robert J. Mears | 2020-11-03 |
| 10818755 | Method for making semiconductor device including source/drain dopant diffusion blocking superlattices to reduce contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-10-27 |
| 10777451 | Semiconductor device including enhanced contact structures having a superlattice | Robert John Stephenson, Dmitri A. Choutov, Nyles Wynn Cody, Daniel J. Connelly, Robert J. Mears +1 more | 2020-09-15 |
| 10593761 | Method for making a semiconductor device having reduced contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-03-17 |
| 10580867 | FINFET including source and drain regions with dopant diffusion blocking superlattice layers to reduce contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-03-03 |
| 10580866 | Semiconductor device including source/drain dopant diffusion blocking superlattices to reduce contact resistance | Hideki Takeuchi, Daniel J. Connelly, Marek Hytha, Robert J. Mears | 2020-03-03 |