PS

Paul E. Schardt

IBM: 17 patents #195 of 10,852Top 2%
Globalfoundries: 1 patents #454 of 1,311Top 35%
📍 Rochester, MN: #11 of 461 inventorsTop 3%
🗺 Minnesota: #26 of 7,066 inventorsTop 1%
Overall (2017): #1,971 of 506,227Top 1%
18
Patents 2017

Issued Patents 2017

Showing 1–18 of 18 patents

Patent #TitleCo-InventorsDate
9710274 Extensible execution unit interface architecture with multiple decode logic and multiple execution units Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-07-18
9678885 Regular expression memory region with integrated regular expression engine Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-06-13
9652239 Instruction set architecture with opcode lookup using memory attribute Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-05-16
9652238 Instruction set architecture with opcode lookup using memory attribute Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-05-16
9632779 Instruction predication using instruction filtering Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-04-25
9632786 Instruction set architecture with extended register addressing using one or more primary opcode bits Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-04-25
9619234 Indirect instruction predication Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-04-11
9606950 Verifying runtime switch-over between multiple I/O protocols on shared I/O connection Thomas M. Armstead, John H. Klaus, Scott M. Willenborg 2017-03-28
9606841 Thread scheduling across heterogeneous processing elements with resource mapping Jamie R. Kuesel, Mark G. Kupferschmidt, Robert A. Shearer 2017-03-28
9607120 Implementing system irritator accelerator FPGA unit (AFU) residing behind a coherent attached processors interface (CAPI) unit Jason Greenwood, Steven D. McJunkin, Nathaniel K. Tuen 2017-03-28
9600618 Implementing system irritator accelerator FPGA unit (AFU) residing behind a coherent attached processors interface (CAPI) unit Jason Greenwood, Steven D. McJunkin, Nathaniel K. Tuen 2017-03-21
9600432 Verifying runtime switch-over between multiple I/O protocols on shared I/O connection Thomas M. Armstead, John H. Klaus, Scott M. Willenborg 2017-03-21
9600346 Thread scheduling across heterogeneous processing elements with resource mapping Jamie R. Kuesel, Mark G. Kupferschmidt, Robert A. Shearer 2017-03-21
9594556 Floating point execution unit for calculating packed sum of absolute differences Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-03-14
9594562 Extensible execution unit interface architecture with multiple decode logic and multiple execution units Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-03-14
9594557 Floating point execution unit for calculating packed sum of absolute differences Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-03-14
9582277 Indirect instruction predication Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-02-28
9542184 Local instruction loop buffer utilizing execution unit register file Adam J. Muff, Robert A. Shearer, Matthew R. Tubbs 2017-01-10