Issued Patents 2004
Showing 1–15 of 15 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 6828621 | Nonvolatile semiconductor memory device and method for fabricating the same | Masataka Kusumi, Fumihiko Noro, Hiromasa Fujimoto, Akihiro Kamada, Shinji Odanaka | 2004-12-07 |
| 6825084 | Twin NAND device structure, array operations and fabrication method | Tomoko Ogura, Tomoya Saito, Kimihiro Satoh | 2004-11-30 |
| 6807105 | Fast program to program verify method | Tomoko Ogura, Nori Ogura | 2004-10-19 |
| 6804149 | Nonvolatile memory cell, operating method of the same and nonvolatile memory array | Yutaka Hayashi | 2004-10-12 |
| 6803623 | Nonvolatile semiconductor memory device which can operate at high speed with low voltage, and manufacturing method there | Nobuyo Sugiyama, Shinji Odanaka, Hiromasa Fujimoto | 2004-10-12 |
| 6791139 | Semiconductor memory and method for fabricating the same | Fumihiko Noro | 2004-09-14 |
| 6784040 | Nonvolatile semiconductor memory device and method for fabricating the same | Masataka Kusumi, Fumihiko Noro, Hiromasa Fujimoto, Akihiro Kamada, Shinji Odanaka | 2004-08-31 |
| 6770931 | Nonvolatile semiconductor memory device and method for fabricating the same | Nobuyo Sugiyama, Hiromasa Fujimoto, Shinji Odanaka | 2004-08-03 |
| 6759290 | Stitch and select implementation in twin MONOS array | Tomoko Ogura, Tomoya Saito, Kimihiro Satoh | 2004-07-06 |
| 6756271 | Simplified twin monos fabrication method with three extra masks to standard CMOS | Kimihiro Satoh, Tomoya Saito | 2004-06-29 |
| 6714456 | Process for making and programming and operating a dual-bit multi-level ballistic flash memory | Tomoko Ogura | 2004-03-30 |
| 6707079 | Twin MONOS cell fabrication method and array organization | Kumihiro Satoh, Tomoya Saito | 2004-03-16 |
| 6686632 | Dual-bit multi-level ballistic MONOS memory | Yutaka Hayashi, Tomoko Ogura | 2004-02-03 |
| 6686622 | Semiconductor memory device and manufacturing method thereof | Fumihiko Noro | 2004-02-03 |
| 6677203 | Method of manufacturing a semiconductor memory device which reduces the minimum area requirements of the device | Masataka Kusumi | 2004-01-13 |