FH

Fu-Chang Hsu

AT Aplus Flash Technology: 6 patents #2 of 6Top 35%
📍 San Jose, CA: #60 of 2,805 inventorsTop 3%
🗺 California: #438 of 28,370 inventorsTop 2%
Overall (2004): #4,167 of 270,089Top 2%
7
Patents 2004

Issued Patents 2004

Showing 1–7 of 7 patents

Patent #TitleCo-InventorsDate
6818491 Set of three level concurrent word line bias conditions for a NOR type flash memory array Peter Wung Lee, Hsing-Ya Tsao, Mervyn Wong 2004-11-16
6788611 Flash memory array structure suitable for multiple simultaneous operations Peter Wung Lee, Hsing-Ya Tsao 2004-09-07
6788612 Flash memory array structure suitable for multiple simultaneous operations Peter Wung Lee, Hsing-Ya Tsao 2004-09-07
6777292 Set of three level concurrent word line bias conditions for a NOR type flash memory array Peter Wung Lee, Hsing-Ya Tsao, Mervyn Wong 2004-08-17
6757196 Two transistor flash memory cell for use in EEPROM arrays with a programmable logic device Hsing-Ya Tsao, Peter Wung Lee 2004-06-29
6714457 Parallel channel programming scheme for MLC flash memory Peter Wung Lee, Hsing-Ya Tsao 2004-03-30
6687154 Highly-integrated flash memory and mask ROM array architecture Peter Wung Lee 2004-02-03