CY

Chung Yin Yip

IN Intel: 2 patents #88 of 703Top 15%
📍 Beaverton, OR: #22 of 200 inventorsTop 15%
🗺 Oregon: #142 of 1,309 inventorsTop 15%
Overall (1997): #43,710 of 185,788Top 25%
2
Patents 1997

Issued Patents 1997

Showing 1–2 of 2 patents

Patent #TitleCo-InventorsDate
5661731 Method for shrinking a clock cycle when testing high speed microprocessor designs Marc E. Wegman 1997-08-26
5608741 Fast parity generator using complement pass-transistor logic Sudarshan Kumar, Shyue L. Kuo 1997-03-04