Issued Patents 2025
Showing 1–3 of 3 patents
| Patent # | Title | Co-Inventors | Date |
|---|---|---|---|
| 12298343 | Method of identifying vulnerable regions in an integrated circuit | Jeremy Bellay, Thomas F. Kent | 2025-05-13 |
| 12260160 | Fabricated layout correlation | Rohan Prabhu, Noah Mun | 2025-03-25 |
| 12229482 | Recovery of a hierarchical functional representation of an integrated circuit | Andrew Elliott, Daniel A. Perkins | 2025-02-18 |